2353
|
1 |
/*
|
|
2 |
* r8169.c: RealTek 8169/8168/8101 ethernet driver.
|
|
3 |
*
|
|
4 |
* Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
|
|
5 |
* Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
|
|
6 |
* Copyright (c) a lot of people too. Please respect their work.
|
|
7 |
*
|
|
8 |
* See MAINTAINERS file for support contact information.
|
|
9 |
*/
|
|
10 |
|
|
11 |
#include <linux/module.h>
|
|
12 |
#include <linux/moduleparam.h>
|
|
13 |
#include <linux/pci.h>
|
|
14 |
#include <linux/netdevice.h>
|
|
15 |
#include <linux/etherdevice.h>
|
|
16 |
#include <linux/delay.h>
|
|
17 |
#include <linux/ethtool.h>
|
|
18 |
#include <linux/mii.h>
|
|
19 |
#include <linux/if_vlan.h>
|
|
20 |
#include <linux/crc32.h>
|
|
21 |
#include <linux/in.h>
|
|
22 |
#include <linux/ip.h>
|
|
23 |
#include <linux/tcp.h>
|
|
24 |
#include <linux/init.h>
|
|
25 |
#include <linux/dma-mapping.h>
|
|
26 |
#include <linux/pm_runtime.h>
|
|
27 |
|
|
28 |
#include <asm/system.h>
|
|
29 |
#include <asm/io.h>
|
|
30 |
#include <asm/irq.h>
|
|
31 |
#include "../globals.h"
|
|
32 |
#include "ecdev.h"
|
|
33 |
|
|
34 |
#define RTL8169_VERSION "2.3LK-NAPI"
|
|
35 |
#define MODULENAME "ec_r8169"
|
|
36 |
#define PFX MODULENAME ": "
|
|
37 |
|
|
38 |
#ifdef RTL8169_DEBUG
|
|
39 |
#define assert(expr) \
|
|
40 |
if (!(expr)) { \
|
|
41 |
printk( "Assertion failed! %s,%s,%s,line=%d\n", \
|
|
42 |
#expr,__FILE__,__func__,__LINE__); \
|
|
43 |
}
|
|
44 |
#define dprintk(fmt, args...) \
|
|
45 |
do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
|
|
46 |
#else
|
|
47 |
#define assert(expr) do {} while (0)
|
|
48 |
#define dprintk(fmt, args...) do {} while (0)
|
|
49 |
#endif /* RTL8169_DEBUG */
|
|
50 |
|
|
51 |
#define R8169_MSG_DEFAULT \
|
|
52 |
(NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
|
|
53 |
|
|
54 |
#define TX_BUFFS_AVAIL(tp) \
|
|
55 |
(tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
|
|
56 |
|
|
57 |
/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
|
|
58 |
The RTL chips use a 64 element hash table based on the Ethernet CRC. */
|
|
59 |
static const int multicast_filter_limit = 32;
|
|
60 |
|
|
61 |
/* MAC address length */
|
|
62 |
#define MAC_ADDR_LEN 6
|
|
63 |
|
|
64 |
#define MAX_READ_REQUEST_SHIFT 12
|
|
65 |
#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
|
|
66 |
#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
|
|
67 |
#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
|
|
68 |
#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
|
|
69 |
#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
|
|
70 |
#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
|
|
71 |
|
|
72 |
#define R8169_REGS_SIZE 256
|
|
73 |
#define R8169_NAPI_WEIGHT 64
|
|
74 |
#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
|
|
75 |
#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
|
|
76 |
#define RX_BUF_SIZE 1536 /* Rx Buffer size */
|
|
77 |
#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
|
|
78 |
#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
|
|
79 |
|
|
80 |
#define RTL8169_TX_TIMEOUT (6*HZ)
|
|
81 |
#define RTL8169_PHY_TIMEOUT (10*HZ)
|
|
82 |
|
|
83 |
#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
|
|
84 |
#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
|
|
85 |
#define RTL_EEPROM_SIG_ADDR 0x0000
|
|
86 |
|
|
87 |
/* write/read MMIO register */
|
|
88 |
#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
|
|
89 |
#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
|
|
90 |
#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
|
|
91 |
#define RTL_R8(reg) readb (ioaddr + (reg))
|
|
92 |
#define RTL_R16(reg) readw (ioaddr + (reg))
|
|
93 |
#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
|
|
94 |
|
|
95 |
enum mac_version {
|
|
96 |
RTL_GIGA_MAC_NONE = 0x00,
|
|
97 |
RTL_GIGA_MAC_VER_01 = 0x01, // 8169
|
|
98 |
RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
|
|
99 |
RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
|
|
100 |
RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
|
|
101 |
RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
|
|
102 |
RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
|
|
103 |
RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
|
|
104 |
RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
|
|
105 |
RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
|
|
106 |
RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
|
|
107 |
RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
|
|
108 |
RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
|
|
109 |
RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
|
|
110 |
RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
|
|
111 |
RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
|
|
112 |
RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
|
|
113 |
RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
|
|
114 |
RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
|
|
115 |
RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
|
|
116 |
RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
|
|
117 |
RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
|
|
118 |
RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
|
|
119 |
RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
|
|
120 |
RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
|
|
121 |
RTL_GIGA_MAC_VER_25 = 0x19, // 8168D
|
|
122 |
RTL_GIGA_MAC_VER_26 = 0x1a, // 8168D
|
|
123 |
RTL_GIGA_MAC_VER_27 = 0x1b // 8168DP
|
|
124 |
};
|
|
125 |
|
|
126 |
#define _R(NAME,MAC,MASK) \
|
|
127 |
{ .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
|
|
128 |
|
|
129 |
static const struct {
|
|
130 |
const char *name;
|
|
131 |
u8 mac_version;
|
|
132 |
u32 RxConfigMask; /* Clears the bits supported by this chip */
|
|
133 |
} rtl_chip_info[] = {
|
|
134 |
_R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
|
|
135 |
_R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
|
|
136 |
_R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
|
|
137 |
_R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
|
|
138 |
_R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
|
|
139 |
_R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
|
|
140 |
_R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
|
|
141 |
_R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
|
|
142 |
_R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
|
|
143 |
_R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
|
|
144 |
_R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
|
|
145 |
_R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
|
|
146 |
_R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
|
|
147 |
_R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
|
|
148 |
_R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
|
|
149 |
_R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
|
|
150 |
_R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
|
|
151 |
_R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
|
|
152 |
_R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
|
|
153 |
_R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
|
|
154 |
_R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
|
|
155 |
_R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
|
|
156 |
_R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
|
|
157 |
_R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
|
|
158 |
_R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880), // PCI-E
|
|
159 |
_R("RTL8168d/8111d", RTL_GIGA_MAC_VER_26, 0xff7e1880), // PCI-E
|
|
160 |
_R("RTL8168dp/8111dp", RTL_GIGA_MAC_VER_27, 0xff7e1880) // PCI-E
|
|
161 |
};
|
|
162 |
#undef _R
|
|
163 |
|
|
164 |
enum cfg_version {
|
|
165 |
RTL_CFG_0 = 0x00,
|
|
166 |
RTL_CFG_1,
|
|
167 |
RTL_CFG_2
|
|
168 |
};
|
|
169 |
|
|
170 |
static void rtl_hw_start_8169(struct net_device *);
|
|
171 |
static void rtl_hw_start_8168(struct net_device *);
|
|
172 |
static void rtl_hw_start_8101(struct net_device *);
|
|
173 |
|
|
174 |
static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
|
|
175 |
{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
|
|
176 |
{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
|
|
177 |
{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
|
|
178 |
{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
|
|
179 |
{ PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
|
|
180 |
{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
|
|
181 |
{ PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
|
|
182 |
{ PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
|
|
183 |
{ PCI_VENDOR_ID_LINKSYS, 0x1032,
|
|
184 |
PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
|
|
185 |
{ 0x0001, 0x8168,
|
|
186 |
PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
|
|
187 |
{0,},
|
|
188 |
};
|
|
189 |
|
|
190 |
/* prevent driver from being loaded automatically */
|
|
191 |
//MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
|
|
192 |
|
|
193 |
/*
|
|
194 |
* we set our copybreak very high so that we don't have
|
|
195 |
* to allocate 16k frames all the time (see note in
|
|
196 |
* rtl8169_open()
|
|
197 |
*/
|
|
198 |
static int rx_copybreak = 16383;
|
|
199 |
static int use_dac;
|
|
200 |
static struct {
|
|
201 |
u32 msg_enable;
|
|
202 |
} debug = { -1 };
|
|
203 |
|
|
204 |
enum rtl_registers {
|
|
205 |
MAC0 = 0, /* Ethernet hardware address. */
|
|
206 |
MAC4 = 4,
|
|
207 |
MAR0 = 8, /* Multicast filter. */
|
|
208 |
CounterAddrLow = 0x10,
|
|
209 |
CounterAddrHigh = 0x14,
|
|
210 |
TxDescStartAddrLow = 0x20,
|
|
211 |
TxDescStartAddrHigh = 0x24,
|
|
212 |
TxHDescStartAddrLow = 0x28,
|
|
213 |
TxHDescStartAddrHigh = 0x2c,
|
|
214 |
FLASH = 0x30,
|
|
215 |
ERSR = 0x36,
|
|
216 |
ChipCmd = 0x37,
|
|
217 |
TxPoll = 0x38,
|
|
218 |
IntrMask = 0x3c,
|
|
219 |
IntrStatus = 0x3e,
|
|
220 |
TxConfig = 0x40,
|
|
221 |
RxConfig = 0x44,
|
|
222 |
RxMissed = 0x4c,
|
|
223 |
Cfg9346 = 0x50,
|
|
224 |
Config0 = 0x51,
|
|
225 |
Config1 = 0x52,
|
|
226 |
Config2 = 0x53,
|
|
227 |
Config3 = 0x54,
|
|
228 |
Config4 = 0x55,
|
|
229 |
Config5 = 0x56,
|
|
230 |
MultiIntr = 0x5c,
|
|
231 |
PHYAR = 0x60,
|
|
232 |
PHYstatus = 0x6c,
|
|
233 |
RxMaxSize = 0xda,
|
|
234 |
CPlusCmd = 0xe0,
|
|
235 |
IntrMitigate = 0xe2,
|
|
236 |
RxDescAddrLow = 0xe4,
|
|
237 |
RxDescAddrHigh = 0xe8,
|
|
238 |
EarlyTxThres = 0xec,
|
|
239 |
FuncEvent = 0xf0,
|
|
240 |
FuncEventMask = 0xf4,
|
|
241 |
FuncPresetState = 0xf8,
|
|
242 |
FuncForceEvent = 0xfc,
|
|
243 |
};
|
|
244 |
|
|
245 |
enum rtl8110_registers {
|
|
246 |
TBICSR = 0x64,
|
|
247 |
TBI_ANAR = 0x68,
|
|
248 |
TBI_LPAR = 0x6a,
|
|
249 |
};
|
|
250 |
|
|
251 |
enum rtl8168_8101_registers {
|
|
252 |
CSIDR = 0x64,
|
|
253 |
CSIAR = 0x68,
|
|
254 |
#define CSIAR_FLAG 0x80000000
|
|
255 |
#define CSIAR_WRITE_CMD 0x80000000
|
|
256 |
#define CSIAR_BYTE_ENABLE 0x0f
|
|
257 |
#define CSIAR_BYTE_ENABLE_SHIFT 12
|
|
258 |
#define CSIAR_ADDR_MASK 0x0fff
|
|
259 |
|
|
260 |
EPHYAR = 0x80,
|
|
261 |
#define EPHYAR_FLAG 0x80000000
|
|
262 |
#define EPHYAR_WRITE_CMD 0x80000000
|
|
263 |
#define EPHYAR_REG_MASK 0x1f
|
|
264 |
#define EPHYAR_REG_SHIFT 16
|
|
265 |
#define EPHYAR_DATA_MASK 0xffff
|
|
266 |
DBG_REG = 0xd1,
|
|
267 |
#define FIX_NAK_1 (1 << 4)
|
|
268 |
#define FIX_NAK_2 (1 << 3)
|
|
269 |
EFUSEAR = 0xdc,
|
|
270 |
#define EFUSEAR_FLAG 0x80000000
|
|
271 |
#define EFUSEAR_WRITE_CMD 0x80000000
|
|
272 |
#define EFUSEAR_READ_CMD 0x00000000
|
|
273 |
#define EFUSEAR_REG_MASK 0x03ff
|
|
274 |
#define EFUSEAR_REG_SHIFT 8
|
|
275 |
#define EFUSEAR_DATA_MASK 0xff
|
|
276 |
};
|
|
277 |
|
|
278 |
enum rtl_register_content {
|
|
279 |
/* InterruptStatusBits */
|
|
280 |
SYSErr = 0x8000,
|
|
281 |
PCSTimeout = 0x4000,
|
|
282 |
SWInt = 0x0100,
|
|
283 |
TxDescUnavail = 0x0080,
|
|
284 |
RxFIFOOver = 0x0040,
|
|
285 |
LinkChg = 0x0020,
|
|
286 |
RxOverflow = 0x0010,
|
|
287 |
TxErr = 0x0008,
|
|
288 |
TxOK = 0x0004,
|
|
289 |
RxErr = 0x0002,
|
|
290 |
RxOK = 0x0001,
|
|
291 |
|
|
292 |
/* RxStatusDesc */
|
|
293 |
RxFOVF = (1 << 23),
|
|
294 |
RxRWT = (1 << 22),
|
|
295 |
RxRES = (1 << 21),
|
|
296 |
RxRUNT = (1 << 20),
|
|
297 |
RxCRC = (1 << 19),
|
|
298 |
|
|
299 |
/* ChipCmdBits */
|
|
300 |
CmdReset = 0x10,
|
|
301 |
CmdRxEnb = 0x08,
|
|
302 |
CmdTxEnb = 0x04,
|
|
303 |
RxBufEmpty = 0x01,
|
|
304 |
|
|
305 |
/* TXPoll register p.5 */
|
|
306 |
HPQ = 0x80, /* Poll cmd on the high prio queue */
|
|
307 |
NPQ = 0x40, /* Poll cmd on the low prio queue */
|
|
308 |
FSWInt = 0x01, /* Forced software interrupt */
|
|
309 |
|
|
310 |
/* Cfg9346Bits */
|
|
311 |
Cfg9346_Lock = 0x00,
|
|
312 |
Cfg9346_Unlock = 0xc0,
|
|
313 |
|
|
314 |
/* rx_mode_bits */
|
|
315 |
AcceptErr = 0x20,
|
|
316 |
AcceptRunt = 0x10,
|
|
317 |
AcceptBroadcast = 0x08,
|
|
318 |
AcceptMulticast = 0x04,
|
|
319 |
AcceptMyPhys = 0x02,
|
|
320 |
AcceptAllPhys = 0x01,
|
|
321 |
|
|
322 |
/* RxConfigBits */
|
|
323 |
RxCfgFIFOShift = 13,
|
|
324 |
RxCfgDMAShift = 8,
|
|
325 |
|
|
326 |
/* TxConfigBits */
|
|
327 |
TxInterFrameGapShift = 24,
|
|
328 |
TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
|
|
329 |
|
|
330 |
/* Config1 register p.24 */
|
|
331 |
LEDS1 = (1 << 7),
|
|
332 |
LEDS0 = (1 << 6),
|
|
333 |
MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
|
|
334 |
Speed_down = (1 << 4),
|
|
335 |
MEMMAP = (1 << 3),
|
|
336 |
IOMAP = (1 << 2),
|
|
337 |
VPD = (1 << 1),
|
|
338 |
PMEnable = (1 << 0), /* Power Management Enable */
|
|
339 |
|
|
340 |
/* Config2 register p. 25 */
|
|
341 |
PCI_Clock_66MHz = 0x01,
|
|
342 |
PCI_Clock_33MHz = 0x00,
|
|
343 |
|
|
344 |
/* Config3 register p.25 */
|
|
345 |
MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
|
|
346 |
LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
|
|
347 |
Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
|
|
348 |
|
|
349 |
/* Config5 register p.27 */
|
|
350 |
BWF = (1 << 6), /* Accept Broadcast wakeup frame */
|
|
351 |
MWF = (1 << 5), /* Accept Multicast wakeup frame */
|
|
352 |
UWF = (1 << 4), /* Accept Unicast wakeup frame */
|
|
353 |
LanWake = (1 << 1), /* LanWake enable/disable */
|
|
354 |
PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
|
|
355 |
|
|
356 |
/* TBICSR p.28 */
|
|
357 |
TBIReset = 0x80000000,
|
|
358 |
TBILoopback = 0x40000000,
|
|
359 |
TBINwEnable = 0x20000000,
|
|
360 |
TBINwRestart = 0x10000000,
|
|
361 |
TBILinkOk = 0x02000000,
|
|
362 |
TBINwComplete = 0x01000000,
|
|
363 |
|
|
364 |
/* CPlusCmd p.31 */
|
|
365 |
EnableBist = (1 << 15), // 8168 8101
|
|
366 |
Mac_dbgo_oe = (1 << 14), // 8168 8101
|
|
367 |
Normal_mode = (1 << 13), // unused
|
|
368 |
Force_half_dup = (1 << 12), // 8168 8101
|
|
369 |
Force_rxflow_en = (1 << 11), // 8168 8101
|
|
370 |
Force_txflow_en = (1 << 10), // 8168 8101
|
|
371 |
Cxpl_dbg_sel = (1 << 9), // 8168 8101
|
|
372 |
ASF = (1 << 8), // 8168 8101
|
|
373 |
PktCntrDisable = (1 << 7), // 8168 8101
|
|
374 |
Mac_dbgo_sel = 0x001c, // 8168
|
|
375 |
RxVlan = (1 << 6),
|
|
376 |
RxChkSum = (1 << 5),
|
|
377 |
PCIDAC = (1 << 4),
|
|
378 |
PCIMulRW = (1 << 3),
|
|
379 |
INTT_0 = 0x0000, // 8168
|
|
380 |
INTT_1 = 0x0001, // 8168
|
|
381 |
INTT_2 = 0x0002, // 8168
|
|
382 |
INTT_3 = 0x0003, // 8168
|
|
383 |
|
|
384 |
/* rtl8169_PHYstatus */
|
|
385 |
TBI_Enable = 0x80,
|
|
386 |
TxFlowCtrl = 0x40,
|
|
387 |
RxFlowCtrl = 0x20,
|
|
388 |
_1000bpsF = 0x10,
|
|
389 |
_100bps = 0x08,
|
|
390 |
_10bps = 0x04,
|
|
391 |
LinkStatus = 0x02,
|
|
392 |
FullDup = 0x01,
|
|
393 |
|
|
394 |
/* _TBICSRBit */
|
|
395 |
TBILinkOK = 0x02000000,
|
|
396 |
|
|
397 |
/* DumpCounterCommand */
|
|
398 |
CounterDump = 0x8,
|
|
399 |
};
|
|
400 |
|
|
401 |
enum desc_status_bit {
|
|
402 |
DescOwn = (1 << 31), /* Descriptor is owned by NIC */
|
|
403 |
RingEnd = (1 << 30), /* End of descriptor ring */
|
|
404 |
FirstFrag = (1 << 29), /* First segment of a packet */
|
|
405 |
LastFrag = (1 << 28), /* Final segment of a packet */
|
|
406 |
|
|
407 |
/* Tx private */
|
|
408 |
LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
|
|
409 |
MSSShift = 16, /* MSS value position */
|
|
410 |
MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
|
|
411 |
IPCS = (1 << 18), /* Calculate IP checksum */
|
|
412 |
UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
|
|
413 |
TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
|
|
414 |
TxVlanTag = (1 << 17), /* Add VLAN tag */
|
|
415 |
|
|
416 |
/* Rx private */
|
|
417 |
PID1 = (1 << 18), /* Protocol ID bit 1/2 */
|
|
418 |
PID0 = (1 << 17), /* Protocol ID bit 2/2 */
|
|
419 |
|
|
420 |
#define RxProtoUDP (PID1)
|
|
421 |
#define RxProtoTCP (PID0)
|
|
422 |
#define RxProtoIP (PID1 | PID0)
|
|
423 |
#define RxProtoMask RxProtoIP
|
|
424 |
|
|
425 |
IPFail = (1 << 16), /* IP checksum failed */
|
|
426 |
UDPFail = (1 << 15), /* UDP/IP checksum failed */
|
|
427 |
TCPFail = (1 << 14), /* TCP/IP checksum failed */
|
|
428 |
RxVlanTag = (1 << 16), /* VLAN tag available */
|
|
429 |
};
|
|
430 |
|
|
431 |
#define RsvdMask 0x3fffc000
|
|
432 |
|
|
433 |
struct TxDesc {
|
|
434 |
__le32 opts1;
|
|
435 |
__le32 opts2;
|
|
436 |
__le64 addr;
|
|
437 |
};
|
|
438 |
|
|
439 |
struct RxDesc {
|
|
440 |
__le32 opts1;
|
|
441 |
__le32 opts2;
|
|
442 |
__le64 addr;
|
|
443 |
};
|
|
444 |
|
|
445 |
struct ring_info {
|
|
446 |
struct sk_buff *skb;
|
|
447 |
u32 len;
|
|
448 |
u8 __pad[sizeof(void *) - sizeof(u32)];
|
|
449 |
};
|
|
450 |
|
|
451 |
enum features {
|
|
452 |
RTL_FEATURE_WOL = (1 << 0),
|
|
453 |
RTL_FEATURE_MSI = (1 << 1),
|
|
454 |
RTL_FEATURE_GMII = (1 << 2),
|
|
455 |
};
|
|
456 |
|
|
457 |
struct rtl8169_counters {
|
|
458 |
__le64 tx_packets;
|
|
459 |
__le64 rx_packets;
|
|
460 |
__le64 tx_errors;
|
|
461 |
__le32 rx_errors;
|
|
462 |
__le16 rx_missed;
|
|
463 |
__le16 align_errors;
|
|
464 |
__le32 tx_one_collision;
|
|
465 |
__le32 tx_multi_collision;
|
|
466 |
__le64 rx_unicast;
|
|
467 |
__le64 rx_broadcast;
|
|
468 |
__le32 rx_multicast;
|
|
469 |
__le16 tx_aborted;
|
|
470 |
__le16 tx_underun;
|
|
471 |
};
|
|
472 |
|
|
473 |
struct rtl8169_private {
|
|
474 |
void __iomem *mmio_addr; /* memory map physical address */
|
|
475 |
struct pci_dev *pci_dev; /* Index of PCI device */
|
|
476 |
struct net_device *dev;
|
|
477 |
struct napi_struct napi;
|
|
478 |
spinlock_t lock; /* spin lock flag */
|
|
479 |
u32 msg_enable;
|
|
480 |
int chipset;
|
|
481 |
int mac_version;
|
|
482 |
u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
|
|
483 |
u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
|
|
484 |
u32 dirty_rx;
|
|
485 |
u32 dirty_tx;
|
|
486 |
struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
|
|
487 |
struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
|
|
488 |
dma_addr_t TxPhyAddr;
|
|
489 |
dma_addr_t RxPhyAddr;
|
|
490 |
struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
|
|
491 |
struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
|
|
492 |
unsigned align;
|
|
493 |
unsigned rx_buf_sz;
|
|
494 |
struct timer_list timer;
|
|
495 |
u16 cp_cmd;
|
|
496 |
u16 intr_event;
|
|
497 |
u16 napi_event;
|
|
498 |
u16 intr_mask;
|
|
499 |
int phy_1000_ctrl_reg;
|
|
500 |
#ifdef CONFIG_R8169_VLAN
|
|
501 |
struct vlan_group *vlgrp;
|
|
502 |
#endif
|
|
503 |
int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
|
|
504 |
int (*get_settings)(struct net_device *, struct ethtool_cmd *);
|
|
505 |
void (*phy_reset_enable)(void __iomem *);
|
|
506 |
void (*hw_start)(struct net_device *);
|
|
507 |
unsigned int (*phy_reset_pending)(void __iomem *);
|
|
508 |
unsigned int (*link_ok)(void __iomem *);
|
|
509 |
int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
|
|
510 |
int pcie_cap;
|
|
511 |
struct delayed_work task;
|
|
512 |
unsigned features;
|
|
513 |
|
|
514 |
struct mii_if_info mii;
|
|
515 |
struct rtl8169_counters counters;
|
|
516 |
u32 saved_wolopts;
|
|
517 |
|
|
518 |
ec_device_t *ecdev;
|
|
519 |
unsigned long ec_watchdog_jiffies;
|
|
520 |
};
|
|
521 |
|
|
522 |
MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
|
|
523 |
MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver (EtherCAT)");
|
|
524 |
module_param(rx_copybreak, int, 0);
|
|
525 |
MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
|
|
526 |
module_param(use_dac, int, 0);
|
|
527 |
MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
|
|
528 |
module_param_named(debug, debug.msg_enable, int, 0);
|
|
529 |
MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
|
|
530 |
MODULE_LICENSE("GPL");
|
|
531 |
MODULE_VERSION(EC_MASTER_VERSION);
|
|
532 |
|
|
533 |
static int rtl8169_open(struct net_device *dev);
|
|
534 |
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
|
|
535 |
struct net_device *dev);
|
|
536 |
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
|
|
537 |
static int rtl8169_init_ring(struct net_device *dev);
|
|
538 |
static void rtl_hw_start(struct net_device *dev);
|
|
539 |
static int rtl8169_close(struct net_device *dev);
|
|
540 |
static void rtl_set_rx_mode(struct net_device *dev);
|
|
541 |
static void rtl8169_tx_timeout(struct net_device *dev);
|
|
542 |
static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
|
|
543 |
static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
|
|
544 |
void __iomem *, u32 budget);
|
|
545 |
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
|
|
546 |
static void rtl8169_down(struct net_device *dev);
|
|
547 |
static void rtl8169_rx_clear(struct rtl8169_private *tp);
|
|
548 |
static void ec_poll(struct net_device *dev);
|
|
549 |
static int rtl8169_poll(struct napi_struct *napi, int budget);
|
|
550 |
|
|
551 |
static const unsigned int rtl8169_rx_config =
|
|
552 |
(RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
|
|
553 |
|
|
554 |
static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
|
|
555 |
{
|
|
556 |
int i;
|
|
557 |
|
|
558 |
RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
|
|
559 |
|
|
560 |
for (i = 20; i > 0; i--) {
|
|
561 |
/*
|
|
562 |
* Check if the RTL8169 has completed writing to the specified
|
|
563 |
* MII register.
|
|
564 |
*/
|
|
565 |
if (!(RTL_R32(PHYAR) & 0x80000000))
|
|
566 |
break;
|
|
567 |
udelay(25);
|
|
568 |
}
|
|
569 |
/*
|
|
570 |
* According to hardware specs a 20us delay is required after write
|
|
571 |
* complete indication, but before sending next command.
|
|
572 |
*/
|
|
573 |
udelay(20);
|
|
574 |
}
|
|
575 |
|
|
576 |
static int mdio_read(void __iomem *ioaddr, int reg_addr)
|
|
577 |
{
|
|
578 |
int i, value = -1;
|
|
579 |
|
|
580 |
RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
|
|
581 |
|
|
582 |
for (i = 20; i > 0; i--) {
|
|
583 |
/*
|
|
584 |
* Check if the RTL8169 has completed retrieving data from
|
|
585 |
* the specified MII register.
|
|
586 |
*/
|
|
587 |
if (RTL_R32(PHYAR) & 0x80000000) {
|
|
588 |
value = RTL_R32(PHYAR) & 0xffff;
|
|
589 |
break;
|
|
590 |
}
|
|
591 |
udelay(25);
|
|
592 |
}
|
|
593 |
/*
|
|
594 |
* According to hardware specs a 20us delay is required after read
|
|
595 |
* complete indication, but before sending next command.
|
|
596 |
*/
|
|
597 |
udelay(20);
|
|
598 |
|
|
599 |
return value;
|
|
600 |
}
|
|
601 |
|
|
602 |
static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
|
|
603 |
{
|
|
604 |
mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
|
|
605 |
}
|
|
606 |
|
|
607 |
static void mdio_plus_minus(void __iomem *ioaddr, int reg_addr, int p, int m)
|
|
608 |
{
|
|
609 |
int val;
|
|
610 |
|
|
611 |
val = mdio_read(ioaddr, reg_addr);
|
|
612 |
mdio_write(ioaddr, reg_addr, (val | p) & ~m);
|
|
613 |
}
|
|
614 |
|
|
615 |
static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
|
|
616 |
int val)
|
|
617 |
{
|
|
618 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
619 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
620 |
|
|
621 |
mdio_write(ioaddr, location, val);
|
|
622 |
}
|
|
623 |
|
|
624 |
static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
|
|
625 |
{
|
|
626 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
627 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
628 |
|
|
629 |
return mdio_read(ioaddr, location);
|
|
630 |
}
|
|
631 |
|
|
632 |
static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
|
|
633 |
{
|
|
634 |
unsigned int i;
|
|
635 |
|
|
636 |
RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
|
|
637 |
(reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
|
|
638 |
|
|
639 |
for (i = 0; i < 100; i++) {
|
|
640 |
if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
|
|
641 |
break;
|
|
642 |
udelay(10);
|
|
643 |
}
|
|
644 |
}
|
|
645 |
|
|
646 |
static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
|
|
647 |
{
|
|
648 |
u16 value = 0xffff;
|
|
649 |
unsigned int i;
|
|
650 |
|
|
651 |
RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
|
|
652 |
|
|
653 |
for (i = 0; i < 100; i++) {
|
|
654 |
if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
|
|
655 |
value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
|
|
656 |
break;
|
|
657 |
}
|
|
658 |
udelay(10);
|
|
659 |
}
|
|
660 |
|
|
661 |
return value;
|
|
662 |
}
|
|
663 |
|
|
664 |
static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
|
|
665 |
{
|
|
666 |
unsigned int i;
|
|
667 |
|
|
668 |
RTL_W32(CSIDR, value);
|
|
669 |
RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
|
|
670 |
CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
|
|
671 |
|
|
672 |
for (i = 0; i < 100; i++) {
|
|
673 |
if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
|
|
674 |
break;
|
|
675 |
udelay(10);
|
|
676 |
}
|
|
677 |
}
|
|
678 |
|
|
679 |
static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
|
|
680 |
{
|
|
681 |
u32 value = ~0x00;
|
|
682 |
unsigned int i;
|
|
683 |
|
|
684 |
RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
|
|
685 |
CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
|
|
686 |
|
|
687 |
for (i = 0; i < 100; i++) {
|
|
688 |
if (RTL_R32(CSIAR) & CSIAR_FLAG) {
|
|
689 |
value = RTL_R32(CSIDR);
|
|
690 |
break;
|
|
691 |
}
|
|
692 |
udelay(10);
|
|
693 |
}
|
|
694 |
|
|
695 |
return value;
|
|
696 |
}
|
|
697 |
|
|
698 |
static u8 rtl8168d_efuse_read(void __iomem *ioaddr, int reg_addr)
|
|
699 |
{
|
|
700 |
u8 value = 0xff;
|
|
701 |
unsigned int i;
|
|
702 |
|
|
703 |
RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
|
|
704 |
|
|
705 |
for (i = 0; i < 300; i++) {
|
|
706 |
if (RTL_R32(EFUSEAR) & EFUSEAR_FLAG) {
|
|
707 |
value = RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK;
|
|
708 |
break;
|
|
709 |
}
|
|
710 |
udelay(100);
|
|
711 |
}
|
|
712 |
|
|
713 |
return value;
|
|
714 |
}
|
|
715 |
|
|
716 |
static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
|
|
717 |
{
|
|
718 |
RTL_W16(IntrMask, 0x0000);
|
|
719 |
|
|
720 |
RTL_W16(IntrStatus, 0xffff);
|
|
721 |
}
|
|
722 |
|
|
723 |
static void rtl8169_asic_down(void __iomem *ioaddr)
|
|
724 |
{
|
|
725 |
RTL_W8(ChipCmd, 0x00);
|
|
726 |
rtl8169_irq_mask_and_ack(ioaddr);
|
|
727 |
RTL_R16(CPlusCmd);
|
|
728 |
}
|
|
729 |
|
|
730 |
static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
|
|
731 |
{
|
|
732 |
return RTL_R32(TBICSR) & TBIReset;
|
|
733 |
}
|
|
734 |
|
|
735 |
static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
|
|
736 |
{
|
|
737 |
return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
|
|
738 |
}
|
|
739 |
|
|
740 |
static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
|
|
741 |
{
|
|
742 |
return RTL_R32(TBICSR) & TBILinkOk;
|
|
743 |
}
|
|
744 |
|
|
745 |
static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
|
|
746 |
{
|
|
747 |
return RTL_R8(PHYstatus) & LinkStatus;
|
|
748 |
}
|
|
749 |
|
|
750 |
static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
|
|
751 |
{
|
|
752 |
RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
|
|
753 |
}
|
|
754 |
|
|
755 |
static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
|
|
756 |
{
|
|
757 |
unsigned int val;
|
|
758 |
|
|
759 |
val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
|
|
760 |
mdio_write(ioaddr, MII_BMCR, val & 0xffff);
|
|
761 |
}
|
|
762 |
|
|
763 |
static void rtl8169_check_link_status(struct net_device *dev,
|
|
764 |
struct rtl8169_private *tp,
|
|
765 |
void __iomem *ioaddr)
|
|
766 |
{
|
|
767 |
unsigned long flags;
|
|
768 |
|
|
769 |
if (tp->ecdev) {
|
|
770 |
ecdev_set_link(tp->ecdev, tp->link_ok(ioaddr) ? 1 : 0);
|
|
771 |
return;
|
|
772 |
}
|
|
773 |
|
|
774 |
spin_lock_irqsave(&tp->lock, flags);
|
|
775 |
if (tp->link_ok(ioaddr)) {
|
|
776 |
/* This is to cancel a scheduled suspend if there's one. */
|
|
777 |
pm_request_resume(&tp->pci_dev->dev);
|
|
778 |
netif_carrier_on(dev);
|
|
779 |
netif_info(tp, ifup, dev, "link up\n");
|
|
780 |
} else {
|
|
781 |
netif_carrier_off(dev);
|
|
782 |
netif_info(tp, ifdown, dev, "link down\n");
|
|
783 |
pm_schedule_suspend(&tp->pci_dev->dev, 100);
|
|
784 |
}
|
|
785 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
786 |
}
|
|
787 |
|
|
788 |
#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
|
|
789 |
|
|
790 |
static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
|
|
791 |
{
|
|
792 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
793 |
u8 options;
|
|
794 |
u32 wolopts = 0;
|
|
795 |
|
|
796 |
options = RTL_R8(Config1);
|
|
797 |
if (!(options & PMEnable))
|
|
798 |
return 0;
|
|
799 |
|
|
800 |
options = RTL_R8(Config3);
|
|
801 |
if (options & LinkUp)
|
|
802 |
wolopts |= WAKE_PHY;
|
|
803 |
if (options & MagicPacket)
|
|
804 |
wolopts |= WAKE_MAGIC;
|
|
805 |
|
|
806 |
options = RTL_R8(Config5);
|
|
807 |
if (options & UWF)
|
|
808 |
wolopts |= WAKE_UCAST;
|
|
809 |
if (options & BWF)
|
|
810 |
wolopts |= WAKE_BCAST;
|
|
811 |
if (options & MWF)
|
|
812 |
wolopts |= WAKE_MCAST;
|
|
813 |
|
|
814 |
return wolopts;
|
|
815 |
}
|
|
816 |
|
|
817 |
static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
|
|
818 |
{
|
|
819 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
820 |
|
|
821 |
spin_lock_irq(&tp->lock);
|
|
822 |
|
|
823 |
wol->supported = WAKE_ANY;
|
|
824 |
wol->wolopts = __rtl8169_get_wol(tp);
|
|
825 |
|
|
826 |
spin_unlock_irq(&tp->lock);
|
|
827 |
}
|
|
828 |
|
|
829 |
static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
|
|
830 |
{
|
|
831 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
832 |
unsigned int i;
|
|
833 |
static const struct {
|
|
834 |
u32 opt;
|
|
835 |
u16 reg;
|
|
836 |
u8 mask;
|
|
837 |
} cfg[] = {
|
|
838 |
{ WAKE_ANY, Config1, PMEnable },
|
|
839 |
{ WAKE_PHY, Config3, LinkUp },
|
|
840 |
{ WAKE_MAGIC, Config3, MagicPacket },
|
|
841 |
{ WAKE_UCAST, Config5, UWF },
|
|
842 |
{ WAKE_BCAST, Config5, BWF },
|
|
843 |
{ WAKE_MCAST, Config5, MWF },
|
|
844 |
{ WAKE_ANY, Config5, LanWake }
|
|
845 |
};
|
|
846 |
|
|
847 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
848 |
|
|
849 |
for (i = 0; i < ARRAY_SIZE(cfg); i++) {
|
|
850 |
u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
|
|
851 |
if (wolopts & cfg[i].opt)
|
|
852 |
options |= cfg[i].mask;
|
|
853 |
RTL_W8(cfg[i].reg, options);
|
|
854 |
}
|
|
855 |
|
|
856 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
857 |
}
|
|
858 |
|
|
859 |
static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
|
|
860 |
{
|
|
861 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
862 |
|
|
863 |
spin_lock_irq(&tp->lock);
|
|
864 |
|
|
865 |
if (wol->wolopts)
|
|
866 |
tp->features |= RTL_FEATURE_WOL;
|
|
867 |
else
|
|
868 |
tp->features &= ~RTL_FEATURE_WOL;
|
|
869 |
__rtl8169_set_wol(tp, wol->wolopts);
|
|
870 |
device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
|
|
871 |
|
|
872 |
spin_unlock_irq(&tp->lock);
|
|
873 |
|
|
874 |
return 0;
|
|
875 |
}
|
|
876 |
|
|
877 |
static void rtl8169_get_drvinfo(struct net_device *dev,
|
|
878 |
struct ethtool_drvinfo *info)
|
|
879 |
{
|
|
880 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
881 |
|
|
882 |
strcpy(info->driver, MODULENAME);
|
|
883 |
strcpy(info->version, RTL8169_VERSION);
|
|
884 |
strcpy(info->bus_info, pci_name(tp->pci_dev));
|
|
885 |
}
|
|
886 |
|
|
887 |
static int rtl8169_get_regs_len(struct net_device *dev)
|
|
888 |
{
|
|
889 |
return R8169_REGS_SIZE;
|
|
890 |
}
|
|
891 |
|
|
892 |
static int rtl8169_set_speed_tbi(struct net_device *dev,
|
|
893 |
u8 autoneg, u16 speed, u8 duplex)
|
|
894 |
{
|
|
895 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
896 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
897 |
int ret = 0;
|
|
898 |
u32 reg;
|
|
899 |
|
|
900 |
reg = RTL_R32(TBICSR);
|
|
901 |
if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
|
|
902 |
(duplex == DUPLEX_FULL)) {
|
|
903 |
RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
|
|
904 |
} else if (autoneg == AUTONEG_ENABLE)
|
|
905 |
RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
|
|
906 |
else {
|
|
907 |
netif_warn(tp, link, dev,
|
|
908 |
"incorrect speed setting refused in TBI mode\n");
|
|
909 |
ret = -EOPNOTSUPP;
|
|
910 |
}
|
|
911 |
|
|
912 |
return ret;
|
|
913 |
}
|
|
914 |
|
|
915 |
static int rtl8169_set_speed_xmii(struct net_device *dev,
|
|
916 |
u8 autoneg, u16 speed, u8 duplex)
|
|
917 |
{
|
|
918 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
919 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
920 |
int giga_ctrl, bmcr;
|
|
921 |
|
|
922 |
if (autoneg == AUTONEG_ENABLE) {
|
|
923 |
int auto_nego;
|
|
924 |
|
|
925 |
auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
|
|
926 |
auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
|
|
927 |
ADVERTISE_100HALF | ADVERTISE_100FULL);
|
|
928 |
auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
|
|
929 |
|
|
930 |
giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
|
|
931 |
giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
|
|
932 |
|
|
933 |
/* The 8100e/8101e/8102e do Fast Ethernet only. */
|
|
934 |
if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
|
|
935 |
(tp->mac_version != RTL_GIGA_MAC_VER_08) &&
|
|
936 |
(tp->mac_version != RTL_GIGA_MAC_VER_09) &&
|
|
937 |
(tp->mac_version != RTL_GIGA_MAC_VER_10) &&
|
|
938 |
(tp->mac_version != RTL_GIGA_MAC_VER_13) &&
|
|
939 |
(tp->mac_version != RTL_GIGA_MAC_VER_14) &&
|
|
940 |
(tp->mac_version != RTL_GIGA_MAC_VER_15) &&
|
|
941 |
(tp->mac_version != RTL_GIGA_MAC_VER_16)) {
|
|
942 |
giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
|
|
943 |
} else {
|
|
944 |
netif_info(tp, link, dev,
|
|
945 |
"PHY does not support 1000Mbps\n");
|
|
946 |
}
|
|
947 |
|
|
948 |
bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
|
|
949 |
|
|
950 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
|
|
951 |
(tp->mac_version == RTL_GIGA_MAC_VER_12) ||
|
|
952 |
(tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
|
|
953 |
/*
|
|
954 |
* Wake up the PHY.
|
|
955 |
* Vendor specific (0x1f) and reserved (0x0e) MII
|
|
956 |
* registers.
|
|
957 |
*/
|
|
958 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
959 |
mdio_write(ioaddr, 0x0e, 0x0000);
|
|
960 |
}
|
|
961 |
|
|
962 |
mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
|
|
963 |
mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
|
|
964 |
} else {
|
|
965 |
giga_ctrl = 0;
|
|
966 |
|
|
967 |
if (speed == SPEED_10)
|
|
968 |
bmcr = 0;
|
|
969 |
else if (speed == SPEED_100)
|
|
970 |
bmcr = BMCR_SPEED100;
|
|
971 |
else
|
|
972 |
return -EINVAL;
|
|
973 |
|
|
974 |
if (duplex == DUPLEX_FULL)
|
|
975 |
bmcr |= BMCR_FULLDPLX;
|
|
976 |
|
|
977 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
978 |
}
|
|
979 |
|
|
980 |
tp->phy_1000_ctrl_reg = giga_ctrl;
|
|
981 |
|
|
982 |
mdio_write(ioaddr, MII_BMCR, bmcr);
|
|
983 |
|
|
984 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
|
|
985 |
(tp->mac_version == RTL_GIGA_MAC_VER_03)) {
|
|
986 |
if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
|
|
987 |
mdio_write(ioaddr, 0x17, 0x2138);
|
|
988 |
mdio_write(ioaddr, 0x0e, 0x0260);
|
|
989 |
} else {
|
|
990 |
mdio_write(ioaddr, 0x17, 0x2108);
|
|
991 |
mdio_write(ioaddr, 0x0e, 0x0000);
|
|
992 |
}
|
|
993 |
}
|
|
994 |
|
|
995 |
return 0;
|
|
996 |
}
|
|
997 |
|
|
998 |
static int rtl8169_set_speed(struct net_device *dev,
|
|
999 |
u8 autoneg, u16 speed, u8 duplex)
|
|
1000 |
{
|
|
1001 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1002 |
int ret;
|
|
1003 |
|
|
1004 |
ret = tp->set_speed(dev, autoneg, speed, duplex);
|
|
1005 |
|
|
1006 |
if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
|
|
1007 |
mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
|
|
1008 |
|
|
1009 |
return ret;
|
|
1010 |
}
|
|
1011 |
|
|
1012 |
static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
|
|
1013 |
{
|
|
1014 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1015 |
unsigned long flags;
|
|
1016 |
int ret;
|
|
1017 |
|
|
1018 |
spin_lock_irqsave(&tp->lock, flags);
|
|
1019 |
ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
|
|
1020 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
1021 |
|
|
1022 |
return ret;
|
|
1023 |
}
|
|
1024 |
|
|
1025 |
static u32 rtl8169_get_rx_csum(struct net_device *dev)
|
|
1026 |
{
|
|
1027 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1028 |
|
|
1029 |
return tp->cp_cmd & RxChkSum;
|
|
1030 |
}
|
|
1031 |
|
|
1032 |
static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
|
|
1033 |
{
|
|
1034 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1035 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
1036 |
unsigned long flags;
|
|
1037 |
|
|
1038 |
spin_lock_irqsave(&tp->lock, flags);
|
|
1039 |
|
|
1040 |
if (data)
|
|
1041 |
tp->cp_cmd |= RxChkSum;
|
|
1042 |
else
|
|
1043 |
tp->cp_cmd &= ~RxChkSum;
|
|
1044 |
|
|
1045 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
1046 |
RTL_R16(CPlusCmd);
|
|
1047 |
|
|
1048 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
1049 |
|
|
1050 |
return 0;
|
|
1051 |
}
|
|
1052 |
|
|
1053 |
#ifdef CONFIG_R8169_VLAN
|
|
1054 |
|
|
1055 |
static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
|
|
1056 |
struct sk_buff *skb)
|
|
1057 |
{
|
|
1058 |
return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
|
|
1059 |
TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
|
|
1060 |
}
|
|
1061 |
|
|
1062 |
static void rtl8169_vlan_rx_register(struct net_device *dev,
|
|
1063 |
struct vlan_group *grp)
|
|
1064 |
{
|
|
1065 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1066 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
1067 |
unsigned long flags;
|
|
1068 |
|
|
1069 |
spin_lock_irqsave(&tp->lock, flags);
|
|
1070 |
tp->vlgrp = grp;
|
|
1071 |
/*
|
|
1072 |
* Do not disable RxVlan on 8110SCd.
|
|
1073 |
*/
|
|
1074 |
if (tp->vlgrp || (tp->mac_version == RTL_GIGA_MAC_VER_05))
|
|
1075 |
tp->cp_cmd |= RxVlan;
|
|
1076 |
else
|
|
1077 |
tp->cp_cmd &= ~RxVlan;
|
|
1078 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
1079 |
RTL_R16(CPlusCmd);
|
|
1080 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
1081 |
}
|
|
1082 |
|
|
1083 |
static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
|
|
1084 |
struct sk_buff *skb, int polling)
|
|
1085 |
{
|
|
1086 |
u32 opts2 = le32_to_cpu(desc->opts2);
|
|
1087 |
struct vlan_group *vlgrp = tp->vlgrp;
|
|
1088 |
int ret;
|
|
1089 |
|
|
1090 |
if (vlgrp && (opts2 & RxVlanTag)) {
|
|
1091 |
__vlan_hwaccel_rx(skb, vlgrp, swab16(opts2 & 0xffff), polling);
|
|
1092 |
ret = 0;
|
|
1093 |
} else
|
|
1094 |
ret = -1;
|
|
1095 |
desc->opts2 = 0;
|
|
1096 |
return ret;
|
|
1097 |
}
|
|
1098 |
|
|
1099 |
#else /* !CONFIG_R8169_VLAN */
|
|
1100 |
|
|
1101 |
static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
|
|
1102 |
struct sk_buff *skb)
|
|
1103 |
{
|
|
1104 |
return 0;
|
|
1105 |
}
|
|
1106 |
|
|
1107 |
static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
|
|
1108 |
struct sk_buff *skb, int polling)
|
|
1109 |
{
|
|
1110 |
return -1;
|
|
1111 |
}
|
|
1112 |
|
|
1113 |
#endif
|
|
1114 |
|
|
1115 |
static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
|
|
1116 |
{
|
|
1117 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1118 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
1119 |
u32 status;
|
|
1120 |
|
|
1121 |
cmd->supported =
|
|
1122 |
SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
|
|
1123 |
cmd->port = PORT_FIBRE;
|
|
1124 |
cmd->transceiver = XCVR_INTERNAL;
|
|
1125 |
|
|
1126 |
status = RTL_R32(TBICSR);
|
|
1127 |
cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
|
|
1128 |
cmd->autoneg = !!(status & TBINwEnable);
|
|
1129 |
|
|
1130 |
cmd->speed = SPEED_1000;
|
|
1131 |
cmd->duplex = DUPLEX_FULL; /* Always set */
|
|
1132 |
|
|
1133 |
return 0;
|
|
1134 |
}
|
|
1135 |
|
|
1136 |
static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
|
|
1137 |
{
|
|
1138 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1139 |
|
|
1140 |
return mii_ethtool_gset(&tp->mii, cmd);
|
|
1141 |
}
|
|
1142 |
|
|
1143 |
static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
|
|
1144 |
{
|
|
1145 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1146 |
unsigned long flags;
|
|
1147 |
int rc;
|
|
1148 |
|
|
1149 |
spin_lock_irqsave(&tp->lock, flags);
|
|
1150 |
|
|
1151 |
rc = tp->get_settings(dev, cmd);
|
|
1152 |
|
|
1153 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
1154 |
return rc;
|
|
1155 |
}
|
|
1156 |
|
|
1157 |
static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
|
|
1158 |
void *p)
|
|
1159 |
{
|
|
1160 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1161 |
unsigned long flags;
|
|
1162 |
|
|
1163 |
if (regs->len > R8169_REGS_SIZE)
|
|
1164 |
regs->len = R8169_REGS_SIZE;
|
|
1165 |
|
|
1166 |
spin_lock_irqsave(&tp->lock, flags);
|
|
1167 |
memcpy_fromio(p, tp->mmio_addr, regs->len);
|
|
1168 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
1169 |
}
|
|
1170 |
|
|
1171 |
static u32 rtl8169_get_msglevel(struct net_device *dev)
|
|
1172 |
{
|
|
1173 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1174 |
|
|
1175 |
return tp->msg_enable;
|
|
1176 |
}
|
|
1177 |
|
|
1178 |
static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
|
|
1179 |
{
|
|
1180 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1181 |
|
|
1182 |
tp->msg_enable = value;
|
|
1183 |
}
|
|
1184 |
|
|
1185 |
static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
|
|
1186 |
"tx_packets",
|
|
1187 |
"rx_packets",
|
|
1188 |
"tx_errors",
|
|
1189 |
"rx_errors",
|
|
1190 |
"rx_missed",
|
|
1191 |
"align_errors",
|
|
1192 |
"tx_single_collisions",
|
|
1193 |
"tx_multi_collisions",
|
|
1194 |
"unicast",
|
|
1195 |
"broadcast",
|
|
1196 |
"multicast",
|
|
1197 |
"tx_aborted",
|
|
1198 |
"tx_underrun",
|
|
1199 |
};
|
|
1200 |
|
|
1201 |
static int rtl8169_get_sset_count(struct net_device *dev, int sset)
|
|
1202 |
{
|
|
1203 |
switch (sset) {
|
|
1204 |
case ETH_SS_STATS:
|
|
1205 |
return ARRAY_SIZE(rtl8169_gstrings);
|
|
1206 |
default:
|
|
1207 |
return -EOPNOTSUPP;
|
|
1208 |
}
|
|
1209 |
}
|
|
1210 |
|
|
1211 |
static void rtl8169_update_counters(struct net_device *dev)
|
|
1212 |
{
|
|
1213 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1214 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
1215 |
struct rtl8169_counters *counters;
|
|
1216 |
dma_addr_t paddr;
|
|
1217 |
u32 cmd;
|
|
1218 |
int wait = 1000;
|
|
1219 |
|
|
1220 |
/*
|
|
1221 |
* Some chips are unable to dump tally counters when the receiver
|
|
1222 |
* is disabled.
|
|
1223 |
*/
|
|
1224 |
if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
|
|
1225 |
return;
|
|
1226 |
|
|
1227 |
counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
|
|
1228 |
if (!counters)
|
|
1229 |
return;
|
|
1230 |
|
|
1231 |
RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
|
|
1232 |
cmd = (u64)paddr & DMA_BIT_MASK(32);
|
|
1233 |
RTL_W32(CounterAddrLow, cmd);
|
|
1234 |
RTL_W32(CounterAddrLow, cmd | CounterDump);
|
|
1235 |
|
|
1236 |
while (wait--) {
|
|
1237 |
if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
|
|
1238 |
/* copy updated counters */
|
|
1239 |
memcpy(&tp->counters, counters, sizeof(*counters));
|
|
1240 |
break;
|
|
1241 |
}
|
|
1242 |
udelay(10);
|
|
1243 |
}
|
|
1244 |
|
|
1245 |
RTL_W32(CounterAddrLow, 0);
|
|
1246 |
RTL_W32(CounterAddrHigh, 0);
|
|
1247 |
|
|
1248 |
pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
|
|
1249 |
}
|
|
1250 |
|
|
1251 |
static void rtl8169_get_ethtool_stats(struct net_device *dev,
|
|
1252 |
struct ethtool_stats *stats, u64 *data)
|
|
1253 |
{
|
|
1254 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
1255 |
|
|
1256 |
ASSERT_RTNL();
|
|
1257 |
|
|
1258 |
rtl8169_update_counters(dev);
|
|
1259 |
|
|
1260 |
data[0] = le64_to_cpu(tp->counters.tx_packets);
|
|
1261 |
data[1] = le64_to_cpu(tp->counters.rx_packets);
|
|
1262 |
data[2] = le64_to_cpu(tp->counters.tx_errors);
|
|
1263 |
data[3] = le32_to_cpu(tp->counters.rx_errors);
|
|
1264 |
data[4] = le16_to_cpu(tp->counters.rx_missed);
|
|
1265 |
data[5] = le16_to_cpu(tp->counters.align_errors);
|
|
1266 |
data[6] = le32_to_cpu(tp->counters.tx_one_collision);
|
|
1267 |
data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
|
|
1268 |
data[8] = le64_to_cpu(tp->counters.rx_unicast);
|
|
1269 |
data[9] = le64_to_cpu(tp->counters.rx_broadcast);
|
|
1270 |
data[10] = le32_to_cpu(tp->counters.rx_multicast);
|
|
1271 |
data[11] = le16_to_cpu(tp->counters.tx_aborted);
|
|
1272 |
data[12] = le16_to_cpu(tp->counters.tx_underun);
|
|
1273 |
}
|
|
1274 |
|
|
1275 |
static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
|
|
1276 |
{
|
|
1277 |
switch(stringset) {
|
|
1278 |
case ETH_SS_STATS:
|
|
1279 |
memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
|
|
1280 |
break;
|
|
1281 |
}
|
|
1282 |
}
|
|
1283 |
|
|
1284 |
static const struct ethtool_ops rtl8169_ethtool_ops = {
|
|
1285 |
.get_drvinfo = rtl8169_get_drvinfo,
|
|
1286 |
.get_regs_len = rtl8169_get_regs_len,
|
|
1287 |
.get_link = ethtool_op_get_link,
|
|
1288 |
.get_settings = rtl8169_get_settings,
|
|
1289 |
.set_settings = rtl8169_set_settings,
|
|
1290 |
.get_msglevel = rtl8169_get_msglevel,
|
|
1291 |
.set_msglevel = rtl8169_set_msglevel,
|
|
1292 |
.get_rx_csum = rtl8169_get_rx_csum,
|
|
1293 |
.set_rx_csum = rtl8169_set_rx_csum,
|
|
1294 |
.set_tx_csum = ethtool_op_set_tx_csum,
|
|
1295 |
.set_sg = ethtool_op_set_sg,
|
|
1296 |
.set_tso = ethtool_op_set_tso,
|
|
1297 |
.get_regs = rtl8169_get_regs,
|
|
1298 |
.get_wol = rtl8169_get_wol,
|
|
1299 |
.set_wol = rtl8169_set_wol,
|
|
1300 |
.get_strings = rtl8169_get_strings,
|
|
1301 |
.get_sset_count = rtl8169_get_sset_count,
|
|
1302 |
.get_ethtool_stats = rtl8169_get_ethtool_stats,
|
|
1303 |
};
|
|
1304 |
|
|
1305 |
static void rtl8169_get_mac_version(struct rtl8169_private *tp,
|
|
1306 |
void __iomem *ioaddr)
|
|
1307 |
{
|
|
1308 |
/*
|
|
1309 |
* The driver currently handles the 8168Bf and the 8168Be identically
|
|
1310 |
* but they can be identified more specifically through the test below
|
|
1311 |
* if needed:
|
|
1312 |
*
|
|
1313 |
* (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
|
|
1314 |
*
|
|
1315 |
* Same thing for the 8101Eb and the 8101Ec:
|
|
1316 |
*
|
|
1317 |
* (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
|
|
1318 |
*/
|
|
1319 |
static const struct {
|
|
1320 |
u32 mask;
|
|
1321 |
u32 val;
|
|
1322 |
int mac_version;
|
|
1323 |
} mac_info[] = {
|
|
1324 |
/* 8168D family. */
|
|
1325 |
{ 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
|
|
1326 |
{ 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
|
|
1327 |
{ 0x7c800000, 0x28800000, RTL_GIGA_MAC_VER_27 },
|
|
1328 |
{ 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
|
|
1329 |
|
|
1330 |
/* 8168C family. */
|
|
1331 |
{ 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
|
|
1332 |
{ 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
|
|
1333 |
{ 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
|
|
1334 |
{ 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
|
|
1335 |
{ 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
|
|
1336 |
{ 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
|
|
1337 |
{ 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
|
|
1338 |
{ 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
|
|
1339 |
{ 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
|
|
1340 |
|
|
1341 |
/* 8168B family. */
|
|
1342 |
{ 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
|
|
1343 |
{ 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
|
|
1344 |
{ 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
|
|
1345 |
{ 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
|
|
1346 |
|
|
1347 |
/* 8101 family. */
|
|
1348 |
{ 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
|
|
1349 |
{ 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
|
|
1350 |
{ 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
|
|
1351 |
{ 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
|
|
1352 |
{ 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
|
|
1353 |
{ 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
|
|
1354 |
{ 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
|
|
1355 |
{ 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
|
|
1356 |
{ 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
|
|
1357 |
{ 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
|
|
1358 |
{ 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
|
|
1359 |
{ 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
|
|
1360 |
/* FIXME: where did these entries come from ? -- FR */
|
|
1361 |
{ 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
|
|
1362 |
{ 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
|
|
1363 |
|
|
1364 |
/* 8110 family. */
|
|
1365 |
{ 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
|
|
1366 |
{ 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
|
|
1367 |
{ 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
|
|
1368 |
{ 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
|
|
1369 |
{ 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
|
|
1370 |
{ 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
|
|
1371 |
|
|
1372 |
/* Catch-all */
|
|
1373 |
{ 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
|
|
1374 |
}, *p = mac_info;
|
|
1375 |
u32 reg;
|
|
1376 |
|
|
1377 |
reg = RTL_R32(TxConfig);
|
|
1378 |
while ((reg & p->mask) != p->val)
|
|
1379 |
p++;
|
|
1380 |
tp->mac_version = p->mac_version;
|
|
1381 |
}
|
|
1382 |
|
|
1383 |
static void rtl8169_print_mac_version(struct rtl8169_private *tp)
|
|
1384 |
{
|
|
1385 |
dprintk("mac_version = 0x%02x\n", tp->mac_version);
|
|
1386 |
}
|
|
1387 |
|
|
1388 |
struct phy_reg {
|
|
1389 |
u16 reg;
|
|
1390 |
u16 val;
|
|
1391 |
};
|
|
1392 |
|
|
1393 |
static void rtl_phy_write(void __iomem *ioaddr, const struct phy_reg *regs, int len)
|
|
1394 |
{
|
|
1395 |
while (len-- > 0) {
|
|
1396 |
mdio_write(ioaddr, regs->reg, regs->val);
|
|
1397 |
regs++;
|
|
1398 |
}
|
|
1399 |
}
|
|
1400 |
|
|
1401 |
static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
|
|
1402 |
{
|
|
1403 |
static const struct phy_reg phy_reg_init[] = {
|
|
1404 |
{ 0x1f, 0x0001 },
|
|
1405 |
{ 0x06, 0x006e },
|
|
1406 |
{ 0x08, 0x0708 },
|
|
1407 |
{ 0x15, 0x4000 },
|
|
1408 |
{ 0x18, 0x65c7 },
|
|
1409 |
|
|
1410 |
{ 0x1f, 0x0001 },
|
|
1411 |
{ 0x03, 0x00a1 },
|
|
1412 |
{ 0x02, 0x0008 },
|
|
1413 |
{ 0x01, 0x0120 },
|
|
1414 |
{ 0x00, 0x1000 },
|
|
1415 |
{ 0x04, 0x0800 },
|
|
1416 |
{ 0x04, 0x0000 },
|
|
1417 |
|
|
1418 |
{ 0x03, 0xff41 },
|
|
1419 |
{ 0x02, 0xdf60 },
|
|
1420 |
{ 0x01, 0x0140 },
|
|
1421 |
{ 0x00, 0x0077 },
|
|
1422 |
{ 0x04, 0x7800 },
|
|
1423 |
{ 0x04, 0x7000 },
|
|
1424 |
|
|
1425 |
{ 0x03, 0x802f },
|
|
1426 |
{ 0x02, 0x4f02 },
|
|
1427 |
{ 0x01, 0x0409 },
|
|
1428 |
{ 0x00, 0xf0f9 },
|
|
1429 |
{ 0x04, 0x9800 },
|
|
1430 |
{ 0x04, 0x9000 },
|
|
1431 |
|
|
1432 |
{ 0x03, 0xdf01 },
|
|
1433 |
{ 0x02, 0xdf20 },
|
|
1434 |
{ 0x01, 0xff95 },
|
|
1435 |
{ 0x00, 0xba00 },
|
|
1436 |
{ 0x04, 0xa800 },
|
|
1437 |
{ 0x04, 0xa000 },
|
|
1438 |
|
|
1439 |
{ 0x03, 0xff41 },
|
|
1440 |
{ 0x02, 0xdf20 },
|
|
1441 |
{ 0x01, 0x0140 },
|
|
1442 |
{ 0x00, 0x00bb },
|
|
1443 |
{ 0x04, 0xb800 },
|
|
1444 |
{ 0x04, 0xb000 },
|
|
1445 |
|
|
1446 |
{ 0x03, 0xdf41 },
|
|
1447 |
{ 0x02, 0xdc60 },
|
|
1448 |
{ 0x01, 0x6340 },
|
|
1449 |
{ 0x00, 0x007d },
|
|
1450 |
{ 0x04, 0xd800 },
|
|
1451 |
{ 0x04, 0xd000 },
|
|
1452 |
|
|
1453 |
{ 0x03, 0xdf01 },
|
|
1454 |
{ 0x02, 0xdf20 },
|
|
1455 |
{ 0x01, 0x100a },
|
|
1456 |
{ 0x00, 0xa0ff },
|
|
1457 |
{ 0x04, 0xf800 },
|
|
1458 |
{ 0x04, 0xf000 },
|
|
1459 |
|
|
1460 |
{ 0x1f, 0x0000 },
|
|
1461 |
{ 0x0b, 0x0000 },
|
|
1462 |
{ 0x00, 0x9200 }
|
|
1463 |
};
|
|
1464 |
|
|
1465 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1466 |
}
|
|
1467 |
|
|
1468 |
static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
|
|
1469 |
{
|
|
1470 |
static const struct phy_reg phy_reg_init[] = {
|
|
1471 |
{ 0x1f, 0x0002 },
|
|
1472 |
{ 0x01, 0x90d0 },
|
|
1473 |
{ 0x1f, 0x0000 }
|
|
1474 |
};
|
|
1475 |
|
|
1476 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1477 |
}
|
|
1478 |
|
|
1479 |
static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
|
|
1480 |
void __iomem *ioaddr)
|
|
1481 |
{
|
|
1482 |
struct pci_dev *pdev = tp->pci_dev;
|
|
1483 |
u16 vendor_id, device_id;
|
|
1484 |
|
|
1485 |
pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
|
|
1486 |
pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
|
|
1487 |
|
|
1488 |
if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
|
|
1489 |
return;
|
|
1490 |
|
|
1491 |
mdio_write(ioaddr, 0x1f, 0x0001);
|
|
1492 |
mdio_write(ioaddr, 0x10, 0xf01b);
|
|
1493 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
1494 |
}
|
|
1495 |
|
|
1496 |
static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
|
|
1497 |
void __iomem *ioaddr)
|
|
1498 |
{
|
|
1499 |
static const struct phy_reg phy_reg_init[] = {
|
|
1500 |
{ 0x1f, 0x0001 },
|
|
1501 |
{ 0x04, 0x0000 },
|
|
1502 |
{ 0x03, 0x00a1 },
|
|
1503 |
{ 0x02, 0x0008 },
|
|
1504 |
{ 0x01, 0x0120 },
|
|
1505 |
{ 0x00, 0x1000 },
|
|
1506 |
{ 0x04, 0x0800 },
|
|
1507 |
{ 0x04, 0x9000 },
|
|
1508 |
{ 0x03, 0x802f },
|
|
1509 |
{ 0x02, 0x4f02 },
|
|
1510 |
{ 0x01, 0x0409 },
|
|
1511 |
{ 0x00, 0xf099 },
|
|
1512 |
{ 0x04, 0x9800 },
|
|
1513 |
{ 0x04, 0xa000 },
|
|
1514 |
{ 0x03, 0xdf01 },
|
|
1515 |
{ 0x02, 0xdf20 },
|
|
1516 |
{ 0x01, 0xff95 },
|
|
1517 |
{ 0x00, 0xba00 },
|
|
1518 |
{ 0x04, 0xa800 },
|
|
1519 |
{ 0x04, 0xf000 },
|
|
1520 |
{ 0x03, 0xdf01 },
|
|
1521 |
{ 0x02, 0xdf20 },
|
|
1522 |
{ 0x01, 0x101a },
|
|
1523 |
{ 0x00, 0xa0ff },
|
|
1524 |
{ 0x04, 0xf800 },
|
|
1525 |
{ 0x04, 0x0000 },
|
|
1526 |
{ 0x1f, 0x0000 },
|
|
1527 |
|
|
1528 |
{ 0x1f, 0x0001 },
|
|
1529 |
{ 0x10, 0xf41b },
|
|
1530 |
{ 0x14, 0xfb54 },
|
|
1531 |
{ 0x18, 0xf5c7 },
|
|
1532 |
{ 0x1f, 0x0000 },
|
|
1533 |
|
|
1534 |
{ 0x1f, 0x0001 },
|
|
1535 |
{ 0x17, 0x0cc0 },
|
|
1536 |
{ 0x1f, 0x0000 }
|
|
1537 |
};
|
|
1538 |
|
|
1539 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1540 |
|
|
1541 |
rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
|
|
1542 |
}
|
|
1543 |
|
|
1544 |
static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
|
|
1545 |
{
|
|
1546 |
static const struct phy_reg phy_reg_init[] = {
|
|
1547 |
{ 0x1f, 0x0001 },
|
|
1548 |
{ 0x04, 0x0000 },
|
|
1549 |
{ 0x03, 0x00a1 },
|
|
1550 |
{ 0x02, 0x0008 },
|
|
1551 |
{ 0x01, 0x0120 },
|
|
1552 |
{ 0x00, 0x1000 },
|
|
1553 |
{ 0x04, 0x0800 },
|
|
1554 |
{ 0x04, 0x9000 },
|
|
1555 |
{ 0x03, 0x802f },
|
|
1556 |
{ 0x02, 0x4f02 },
|
|
1557 |
{ 0x01, 0x0409 },
|
|
1558 |
{ 0x00, 0xf099 },
|
|
1559 |
{ 0x04, 0x9800 },
|
|
1560 |
{ 0x04, 0xa000 },
|
|
1561 |
{ 0x03, 0xdf01 },
|
|
1562 |
{ 0x02, 0xdf20 },
|
|
1563 |
{ 0x01, 0xff95 },
|
|
1564 |
{ 0x00, 0xba00 },
|
|
1565 |
{ 0x04, 0xa800 },
|
|
1566 |
{ 0x04, 0xf000 },
|
|
1567 |
{ 0x03, 0xdf01 },
|
|
1568 |
{ 0x02, 0xdf20 },
|
|
1569 |
{ 0x01, 0x101a },
|
|
1570 |
{ 0x00, 0xa0ff },
|
|
1571 |
{ 0x04, 0xf800 },
|
|
1572 |
{ 0x04, 0x0000 },
|
|
1573 |
{ 0x1f, 0x0000 },
|
|
1574 |
|
|
1575 |
{ 0x1f, 0x0001 },
|
|
1576 |
{ 0x0b, 0x8480 },
|
|
1577 |
{ 0x1f, 0x0000 },
|
|
1578 |
|
|
1579 |
{ 0x1f, 0x0001 },
|
|
1580 |
{ 0x18, 0x67c7 },
|
|
1581 |
{ 0x04, 0x2000 },
|
|
1582 |
{ 0x03, 0x002f },
|
|
1583 |
{ 0x02, 0x4360 },
|
|
1584 |
{ 0x01, 0x0109 },
|
|
1585 |
{ 0x00, 0x3022 },
|
|
1586 |
{ 0x04, 0x2800 },
|
|
1587 |
{ 0x1f, 0x0000 },
|
|
1588 |
|
|
1589 |
{ 0x1f, 0x0001 },
|
|
1590 |
{ 0x17, 0x0cc0 },
|
|
1591 |
{ 0x1f, 0x0000 }
|
|
1592 |
};
|
|
1593 |
|
|
1594 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1595 |
}
|
|
1596 |
|
|
1597 |
static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
|
|
1598 |
{
|
|
1599 |
static const struct phy_reg phy_reg_init[] = {
|
|
1600 |
{ 0x10, 0xf41b },
|
|
1601 |
{ 0x1f, 0x0000 }
|
|
1602 |
};
|
|
1603 |
|
|
1604 |
mdio_write(ioaddr, 0x1f, 0x0001);
|
|
1605 |
mdio_patch(ioaddr, 0x16, 1 << 0);
|
|
1606 |
|
|
1607 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1608 |
}
|
|
1609 |
|
|
1610 |
static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
|
|
1611 |
{
|
|
1612 |
static const struct phy_reg phy_reg_init[] = {
|
|
1613 |
{ 0x1f, 0x0001 },
|
|
1614 |
{ 0x10, 0xf41b },
|
|
1615 |
{ 0x1f, 0x0000 }
|
|
1616 |
};
|
|
1617 |
|
|
1618 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1619 |
}
|
|
1620 |
|
|
1621 |
static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
|
|
1622 |
{
|
|
1623 |
static const struct phy_reg phy_reg_init[] = {
|
|
1624 |
{ 0x1f, 0x0000 },
|
|
1625 |
{ 0x1d, 0x0f00 },
|
|
1626 |
{ 0x1f, 0x0002 },
|
|
1627 |
{ 0x0c, 0x1ec8 },
|
|
1628 |
{ 0x1f, 0x0000 }
|
|
1629 |
};
|
|
1630 |
|
|
1631 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1632 |
}
|
|
1633 |
|
|
1634 |
static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
|
|
1635 |
{
|
|
1636 |
static const struct phy_reg phy_reg_init[] = {
|
|
1637 |
{ 0x1f, 0x0001 },
|
|
1638 |
{ 0x1d, 0x3d98 },
|
|
1639 |
{ 0x1f, 0x0000 }
|
|
1640 |
};
|
|
1641 |
|
|
1642 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
1643 |
mdio_patch(ioaddr, 0x14, 1 << 5);
|
|
1644 |
mdio_patch(ioaddr, 0x0d, 1 << 5);
|
|
1645 |
|
|
1646 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1647 |
}
|
|
1648 |
|
|
1649 |
static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
|
|
1650 |
{
|
|
1651 |
static const struct phy_reg phy_reg_init[] = {
|
|
1652 |
{ 0x1f, 0x0001 },
|
|
1653 |
{ 0x12, 0x2300 },
|
|
1654 |
{ 0x1f, 0x0002 },
|
|
1655 |
{ 0x00, 0x88d4 },
|
|
1656 |
{ 0x01, 0x82b1 },
|
|
1657 |
{ 0x03, 0x7002 },
|
|
1658 |
{ 0x08, 0x9e30 },
|
|
1659 |
{ 0x09, 0x01f0 },
|
|
1660 |
{ 0x0a, 0x5500 },
|
|
1661 |
{ 0x0c, 0x00c8 },
|
|
1662 |
{ 0x1f, 0x0003 },
|
|
1663 |
{ 0x12, 0xc096 },
|
|
1664 |
{ 0x16, 0x000a },
|
|
1665 |
{ 0x1f, 0x0000 },
|
|
1666 |
{ 0x1f, 0x0000 },
|
|
1667 |
{ 0x09, 0x2000 },
|
|
1668 |
{ 0x09, 0x0000 }
|
|
1669 |
};
|
|
1670 |
|
|
1671 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1672 |
|
|
1673 |
mdio_patch(ioaddr, 0x14, 1 << 5);
|
|
1674 |
mdio_patch(ioaddr, 0x0d, 1 << 5);
|
|
1675 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
1676 |
}
|
|
1677 |
|
|
1678 |
static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
|
|
1679 |
{
|
|
1680 |
static const struct phy_reg phy_reg_init[] = {
|
|
1681 |
{ 0x1f, 0x0001 },
|
|
1682 |
{ 0x12, 0x2300 },
|
|
1683 |
{ 0x03, 0x802f },
|
|
1684 |
{ 0x02, 0x4f02 },
|
|
1685 |
{ 0x01, 0x0409 },
|
|
1686 |
{ 0x00, 0xf099 },
|
|
1687 |
{ 0x04, 0x9800 },
|
|
1688 |
{ 0x04, 0x9000 },
|
|
1689 |
{ 0x1d, 0x3d98 },
|
|
1690 |
{ 0x1f, 0x0002 },
|
|
1691 |
{ 0x0c, 0x7eb8 },
|
|
1692 |
{ 0x06, 0x0761 },
|
|
1693 |
{ 0x1f, 0x0003 },
|
|
1694 |
{ 0x16, 0x0f0a },
|
|
1695 |
{ 0x1f, 0x0000 }
|
|
1696 |
};
|
|
1697 |
|
|
1698 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1699 |
|
|
1700 |
mdio_patch(ioaddr, 0x16, 1 << 0);
|
|
1701 |
mdio_patch(ioaddr, 0x14, 1 << 5);
|
|
1702 |
mdio_patch(ioaddr, 0x0d, 1 << 5);
|
|
1703 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
1704 |
}
|
|
1705 |
|
|
1706 |
static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
|
|
1707 |
{
|
|
1708 |
static const struct phy_reg phy_reg_init[] = {
|
|
1709 |
{ 0x1f, 0x0001 },
|
|
1710 |
{ 0x12, 0x2300 },
|
|
1711 |
{ 0x1d, 0x3d98 },
|
|
1712 |
{ 0x1f, 0x0002 },
|
|
1713 |
{ 0x0c, 0x7eb8 },
|
|
1714 |
{ 0x06, 0x5461 },
|
|
1715 |
{ 0x1f, 0x0003 },
|
|
1716 |
{ 0x16, 0x0f0a },
|
|
1717 |
{ 0x1f, 0x0000 }
|
|
1718 |
};
|
|
1719 |
|
|
1720 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
1721 |
|
|
1722 |
mdio_patch(ioaddr, 0x16, 1 << 0);
|
|
1723 |
mdio_patch(ioaddr, 0x14, 1 << 5);
|
|
1724 |
mdio_patch(ioaddr, 0x0d, 1 << 5);
|
|
1725 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
1726 |
}
|
|
1727 |
|
|
1728 |
static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
|
|
1729 |
{
|
|
1730 |
rtl8168c_3_hw_phy_config(ioaddr);
|
|
1731 |
}
|
|
1732 |
|
|
1733 |
static void rtl8168d_1_hw_phy_config(void __iomem *ioaddr)
|
|
1734 |
{
|
|
1735 |
static const struct phy_reg phy_reg_init_0[] = {
|
|
1736 |
{ 0x1f, 0x0001 },
|
|
1737 |
{ 0x06, 0x4064 },
|
|
1738 |
{ 0x07, 0x2863 },
|
|
1739 |
{ 0x08, 0x059c },
|
|
1740 |
{ 0x09, 0x26b4 },
|
|
1741 |
{ 0x0a, 0x6a19 },
|
|
1742 |
{ 0x0b, 0xdcc8 },
|
|
1743 |
{ 0x10, 0xf06d },
|
|
1744 |
{ 0x14, 0x7f68 },
|
|
1745 |
{ 0x18, 0x7fd9 },
|
|
1746 |
{ 0x1c, 0xf0ff },
|
|
1747 |
{ 0x1d, 0x3d9c },
|
|
1748 |
{ 0x1f, 0x0003 },
|
|
1749 |
{ 0x12, 0xf49f },
|
|
1750 |
{ 0x13, 0x070b },
|
|
1751 |
{ 0x1a, 0x05ad },
|
|
1752 |
{ 0x14, 0x94c0 }
|
|
1753 |
};
|
|
1754 |
static const struct phy_reg phy_reg_init_1[] = {
|
|
1755 |
{ 0x1f, 0x0002 },
|
|
1756 |
{ 0x06, 0x5561 },
|
|
1757 |
{ 0x1f, 0x0005 },
|
|
1758 |
{ 0x05, 0x8332 },
|
|
1759 |
{ 0x06, 0x5561 }
|
|
1760 |
};
|
|
1761 |
static const struct phy_reg phy_reg_init_2[] = {
|
|
1762 |
{ 0x1f, 0x0005 },
|
|
1763 |
{ 0x05, 0xffc2 },
|
|
1764 |
{ 0x1f, 0x0005 },
|
|
1765 |
{ 0x05, 0x8000 },
|
|
1766 |
{ 0x06, 0xf8f9 },
|
|
1767 |
{ 0x06, 0xfaef },
|
|
1768 |
{ 0x06, 0x59ee },
|
|
1769 |
{ 0x06, 0xf8ea },
|
|
1770 |
{ 0x06, 0x00ee },
|
|
1771 |
{ 0x06, 0xf8eb },
|
|
1772 |
{ 0x06, 0x00e0 },
|
|
1773 |
{ 0x06, 0xf87c },
|
|
1774 |
{ 0x06, 0xe1f8 },
|
|
1775 |
{ 0x06, 0x7d59 },
|
|
1776 |
{ 0x06, 0x0fef },
|
|
1777 |
{ 0x06, 0x0139 },
|
|
1778 |
{ 0x06, 0x029e },
|
|
1779 |
{ 0x06, 0x06ef },
|
|
1780 |
{ 0x06, 0x1039 },
|
|
1781 |
{ 0x06, 0x089f },
|
|
1782 |
{ 0x06, 0x2aee },
|
|
1783 |
{ 0x06, 0xf8ea },
|
|
1784 |
{ 0x06, 0x00ee },
|
|
1785 |
{ 0x06, 0xf8eb },
|
|
1786 |
{ 0x06, 0x01e0 },
|
|
1787 |
{ 0x06, 0xf87c },
|
|
1788 |
{ 0x06, 0xe1f8 },
|
|
1789 |
{ 0x06, 0x7d58 },
|
|
1790 |
{ 0x06, 0x409e },
|
|
1791 |
{ 0x06, 0x0f39 },
|
|
1792 |
{ 0x06, 0x46aa },
|
|
1793 |
{ 0x06, 0x0bbf },
|
|
1794 |
{ 0x06, 0x8290 },
|
|
1795 |
{ 0x06, 0xd682 },
|
|
1796 |
{ 0x06, 0x9802 },
|
|
1797 |
{ 0x06, 0x014f },
|
|
1798 |
{ 0x06, 0xae09 },
|
|
1799 |
{ 0x06, 0xbf82 },
|
|
1800 |
{ 0x06, 0x98d6 },
|
|
1801 |
{ 0x06, 0x82a0 },
|
|
1802 |
{ 0x06, 0x0201 },
|
|
1803 |
{ 0x06, 0x4fef },
|
|
1804 |
{ 0x06, 0x95fe },
|
|
1805 |
{ 0x06, 0xfdfc },
|
|
1806 |
{ 0x06, 0x05f8 },
|
|
1807 |
{ 0x06, 0xf9fa },
|
|
1808 |
{ 0x06, 0xeef8 },
|
|
1809 |
{ 0x06, 0xea00 },
|
|
1810 |
{ 0x06, 0xeef8 },
|
|
1811 |
{ 0x06, 0xeb00 },
|
|
1812 |
{ 0x06, 0xe2f8 },
|
|
1813 |
{ 0x06, 0x7ce3 },
|
|
1814 |
{ 0x06, 0xf87d },
|
|
1815 |
{ 0x06, 0xa511 },
|
|
1816 |
{ 0x06, 0x1112 },
|
|
1817 |
{ 0x06, 0xd240 },
|
|
1818 |
{ 0x06, 0xd644 },
|
|
1819 |
{ 0x06, 0x4402 },
|
|
1820 |
{ 0x06, 0x8217 },
|
|
1821 |
{ 0x06, 0xd2a0 },
|
|
1822 |
{ 0x06, 0xd6aa },
|
|
1823 |
{ 0x06, 0xaa02 },
|
|
1824 |
{ 0x06, 0x8217 },
|
|
1825 |
{ 0x06, 0xae0f },
|
|
1826 |
{ 0x06, 0xa544 },
|
|
1827 |
{ 0x06, 0x4402 },
|
|
1828 |
{ 0x06, 0xae4d },
|
|
1829 |
{ 0x06, 0xa5aa },
|
|
1830 |
{ 0x06, 0xaa02 },
|
|
1831 |
{ 0x06, 0xae47 },
|
|
1832 |
{ 0x06, 0xaf82 },
|
|
1833 |
{ 0x06, 0x13ee },
|
|
1834 |
{ 0x06, 0x834e },
|
|
1835 |
{ 0x06, 0x00ee },
|
|
1836 |
{ 0x06, 0x834d },
|
|
1837 |
{ 0x06, 0x0fee },
|
|
1838 |
{ 0x06, 0x834c },
|
|
1839 |
{ 0x06, 0x0fee },
|
|
1840 |
{ 0x06, 0x834f },
|
|
1841 |
{ 0x06, 0x00ee },
|
|
1842 |
{ 0x06, 0x8351 },
|
|
1843 |
{ 0x06, 0x00ee },
|
|
1844 |
{ 0x06, 0x834a },
|
|
1845 |
{ 0x06, 0xffee },
|
|
1846 |
{ 0x06, 0x834b },
|
|
1847 |
{ 0x06, 0xffe0 },
|
|
1848 |
{ 0x06, 0x8330 },
|
|
1849 |
{ 0x06, 0xe183 },
|
|
1850 |
{ 0x06, 0x3158 },
|
|
1851 |
{ 0x06, 0xfee4 },
|
|
1852 |
{ 0x06, 0xf88a },
|
|
1853 |
{ 0x06, 0xe5f8 },
|
|
1854 |
{ 0x06, 0x8be0 },
|
|
1855 |
{ 0x06, 0x8332 },
|
|
1856 |
{ 0x06, 0xe183 },
|
|
1857 |
{ 0x06, 0x3359 },
|
|
1858 |
{ 0x06, 0x0fe2 },
|
|
1859 |
{ 0x06, 0x834d },
|
|
1860 |
{ 0x06, 0x0c24 },
|
|
1861 |
{ 0x06, 0x5af0 },
|
|
1862 |
{ 0x06, 0x1e12 },
|
|
1863 |
{ 0x06, 0xe4f8 },
|
|
1864 |
{ 0x06, 0x8ce5 },
|
|
1865 |
{ 0x06, 0xf88d },
|
|
1866 |
{ 0x06, 0xaf82 },
|
|
1867 |
{ 0x06, 0x13e0 },
|
|
1868 |
{ 0x06, 0x834f },
|
|
1869 |
{ 0x06, 0x10e4 },
|
|
1870 |
{ 0x06, 0x834f },
|
|
1871 |
{ 0x06, 0xe083 },
|
|
1872 |
{ 0x06, 0x4e78 },
|
|
1873 |
{ 0x06, 0x009f },
|
|
1874 |
{ 0x06, 0x0ae0 },
|
|
1875 |
{ 0x06, 0x834f },
|
|
1876 |
{ 0x06, 0xa010 },
|
|
1877 |
{ 0x06, 0xa5ee },
|
|
1878 |
{ 0x06, 0x834e },
|
|
1879 |
{ 0x06, 0x01e0 },
|
|
1880 |
{ 0x06, 0x834e },
|
|
1881 |
{ 0x06, 0x7805 },
|
|
1882 |
{ 0x06, 0x9e9a },
|
|
1883 |
{ 0x06, 0xe083 },
|
|
1884 |
{ 0x06, 0x4e78 },
|
|
1885 |
{ 0x06, 0x049e },
|
|
1886 |
{ 0x06, 0x10e0 },
|
|
1887 |
{ 0x06, 0x834e },
|
|
1888 |
{ 0x06, 0x7803 },
|
|
1889 |
{ 0x06, 0x9e0f },
|
|
1890 |
{ 0x06, 0xe083 },
|
|
1891 |
{ 0x06, 0x4e78 },
|
|
1892 |
{ 0x06, 0x019e },
|
|
1893 |
{ 0x06, 0x05ae },
|
|
1894 |
{ 0x06, 0x0caf },
|
|
1895 |
{ 0x06, 0x81f8 },
|
|
1896 |
{ 0x06, 0xaf81 },
|
|
1897 |
{ 0x06, 0xa3af },
|
|
1898 |
{ 0x06, 0x81dc },
|
|
1899 |
{ 0x06, 0xaf82 },
|
|
1900 |
{ 0x06, 0x13ee },
|
|
1901 |
{ 0x06, 0x8348 },
|
|
1902 |
{ 0x06, 0x00ee },
|
|
1903 |
{ 0x06, 0x8349 },
|
|
1904 |
{ 0x06, 0x00e0 },
|
|
1905 |
{ 0x06, 0x8351 },
|
|
1906 |
{ 0x06, 0x10e4 },
|
|
1907 |
{ 0x06, 0x8351 },
|
|
1908 |
{ 0x06, 0x5801 },
|
|
1909 |
{ 0x06, 0x9fea },
|
|
1910 |
{ 0x06, 0xd000 },
|
|
1911 |
{ 0x06, 0xd180 },
|
|
1912 |
{ 0x06, 0x1f66 },
|
|
1913 |
{ 0x06, 0xe2f8 },
|
|
1914 |
{ 0x06, 0xeae3 },
|
|
1915 |
{ 0x06, 0xf8eb },
|
|
1916 |
{ 0x06, 0x5af8 },
|
|
1917 |
{ 0x06, 0x1e20 },
|
|
1918 |
{ 0x06, 0xe6f8 },
|
|
1919 |
{ 0x06, 0xeae5 },
|
|
1920 |
{ 0x06, 0xf8eb },
|
|
1921 |
{ 0x06, 0xd302 },
|
|
1922 |
{ 0x06, 0xb3fe },
|
|
1923 |
{ 0x06, 0xe2f8 },
|
|
1924 |
{ 0x06, 0x7cef },
|
|
1925 |
{ 0x06, 0x325b },
|
|
1926 |
{ 0x06, 0x80e3 },
|
|
1927 |
{ 0x06, 0xf87d },
|
|
1928 |
{ 0x06, 0x9e03 },
|
|
1929 |
{ 0x06, 0x7dff },
|
|
1930 |
{ 0x06, 0xff0d },
|
|
1931 |
{ 0x06, 0x581c },
|
|
1932 |
{ 0x06, 0x551a },
|
|
1933 |
{ 0x06, 0x6511 },
|
|
1934 |
{ 0x06, 0xa190 },
|
|
1935 |
{ 0x06, 0xd3e2 },
|
|
1936 |
{ 0x06, 0x8348 },
|
|
1937 |
{ 0x06, 0xe383 },
|
|
1938 |
{ 0x06, 0x491b },
|
|
1939 |
{ 0x06, 0x56ab },
|
|
1940 |
{ 0x06, 0x08ef },
|
|
1941 |
{ 0x06, 0x56e6 },
|
|
1942 |
{ 0x06, 0x8348 },
|
|
1943 |
{ 0x06, 0xe783 },
|
|
1944 |
{ 0x06, 0x4910 },
|
|
1945 |
{ 0x06, 0xd180 },
|
|
1946 |
{ 0x06, 0x1f66 },
|
|
1947 |
{ 0x06, 0xa004 },
|
|
1948 |
{ 0x06, 0xb9e2 },
|
|
1949 |
{ 0x06, 0x8348 },
|
|
1950 |
{ 0x06, 0xe383 },
|
|
1951 |
{ 0x06, 0x49ef },
|
|
1952 |
{ 0x06, 0x65e2 },
|
|
1953 |
{ 0x06, 0x834a },
|
|
1954 |
{ 0x06, 0xe383 },
|
|
1955 |
{ 0x06, 0x4b1b },
|
|
1956 |
{ 0x06, 0x56aa },
|
|
1957 |
{ 0x06, 0x0eef },
|
|
1958 |
{ 0x06, 0x56e6 },
|
|
1959 |
{ 0x06, 0x834a },
|
|
1960 |
{ 0x06, 0xe783 },
|
|
1961 |
{ 0x06, 0x4be2 },
|
|
1962 |
{ 0x06, 0x834d },
|
|
1963 |
{ 0x06, 0xe683 },
|
|
1964 |
{ 0x06, 0x4ce0 },
|
|
1965 |
{ 0x06, 0x834d },
|
|
1966 |
{ 0x06, 0xa000 },
|
|
1967 |
{ 0x06, 0x0caf },
|
|
1968 |
{ 0x06, 0x81dc },
|
|
1969 |
{ 0x06, 0xe083 },
|
|
1970 |
{ 0x06, 0x4d10 },
|
|
1971 |
{ 0x06, 0xe483 },
|
|
1972 |
{ 0x06, 0x4dae },
|
|
1973 |
{ 0x06, 0x0480 },
|
|
1974 |
{ 0x06, 0xe483 },
|
|
1975 |
{ 0x06, 0x4de0 },
|
|
1976 |
{ 0x06, 0x834e },
|
|
1977 |
{ 0x06, 0x7803 },
|
|
1978 |
{ 0x06, 0x9e0b },
|
|
1979 |
{ 0x06, 0xe083 },
|
|
1980 |
{ 0x06, 0x4e78 },
|
|
1981 |
{ 0x06, 0x049e },
|
|
1982 |
{ 0x06, 0x04ee },
|
|
1983 |
{ 0x06, 0x834e },
|
|
1984 |
{ 0x06, 0x02e0 },
|
|
1985 |
{ 0x06, 0x8332 },
|
|
1986 |
{ 0x06, 0xe183 },
|
|
1987 |
{ 0x06, 0x3359 },
|
|
1988 |
{ 0x06, 0x0fe2 },
|
|
1989 |
{ 0x06, 0x834d },
|
|
1990 |
{ 0x06, 0x0c24 },
|
|
1991 |
{ 0x06, 0x5af0 },
|
|
1992 |
{ 0x06, 0x1e12 },
|
|
1993 |
{ 0x06, 0xe4f8 },
|
|
1994 |
{ 0x06, 0x8ce5 },
|
|
1995 |
{ 0x06, 0xf88d },
|
|
1996 |
{ 0x06, 0xe083 },
|
|
1997 |
{ 0x06, 0x30e1 },
|
|
1998 |
{ 0x06, 0x8331 },
|
|
1999 |
{ 0x06, 0x6801 },
|
|
2000 |
{ 0x06, 0xe4f8 },
|
|
2001 |
{ 0x06, 0x8ae5 },
|
|
2002 |
{ 0x06, 0xf88b },
|
|
2003 |
{ 0x06, 0xae37 },
|
|
2004 |
{ 0x06, 0xee83 },
|
|
2005 |
{ 0x06, 0x4e03 },
|
|
2006 |
{ 0x06, 0xe083 },
|
|
2007 |
{ 0x06, 0x4ce1 },
|
|
2008 |
{ 0x06, 0x834d },
|
|
2009 |
{ 0x06, 0x1b01 },
|
|
2010 |
{ 0x06, 0x9e04 },
|
|
2011 |
{ 0x06, 0xaaa1 },
|
|
2012 |
{ 0x06, 0xaea8 },
|
|
2013 |
{ 0x06, 0xee83 },
|
|
2014 |
{ 0x06, 0x4e04 },
|
|
2015 |
{ 0x06, 0xee83 },
|
|
2016 |
{ 0x06, 0x4f00 },
|
|
2017 |
{ 0x06, 0xaeab },
|
|
2018 |
{ 0x06, 0xe083 },
|
|
2019 |
{ 0x06, 0x4f78 },
|
|
2020 |
{ 0x06, 0x039f },
|
|
2021 |
{ 0x06, 0x14ee },
|
|
2022 |
{ 0x06, 0x834e },
|
|
2023 |
{ 0x06, 0x05d2 },
|
|
2024 |
{ 0x06, 0x40d6 },
|
|
2025 |
{ 0x06, 0x5554 },
|
|
2026 |
{ 0x06, 0x0282 },
|
|
2027 |
{ 0x06, 0x17d2 },
|
|
2028 |
{ 0x06, 0xa0d6 },
|
|
2029 |
{ 0x06, 0xba00 },
|
|
2030 |
{ 0x06, 0x0282 },
|
|
2031 |
{ 0x06, 0x17fe },
|
|
2032 |
{ 0x06, 0xfdfc },
|
|
2033 |
{ 0x06, 0x05f8 },
|
|
2034 |
{ 0x06, 0xe0f8 },
|
|
2035 |
{ 0x06, 0x60e1 },
|
|
2036 |
{ 0x06, 0xf861 },
|
|
2037 |
{ 0x06, 0x6802 },
|
|
2038 |
{ 0x06, 0xe4f8 },
|
|
2039 |
{ 0x06, 0x60e5 },
|
|
2040 |
{ 0x06, 0xf861 },
|
|
2041 |
{ 0x06, 0xe0f8 },
|
|
2042 |
{ 0x06, 0x48e1 },
|
|
2043 |
{ 0x06, 0xf849 },
|
|
2044 |
{ 0x06, 0x580f },
|
|
2045 |
{ 0x06, 0x1e02 },
|
|
2046 |
{ 0x06, 0xe4f8 },
|
|
2047 |
{ 0x06, 0x48e5 },
|
|
2048 |
{ 0x06, 0xf849 },
|
|
2049 |
{ 0x06, 0xd000 },
|
|
2050 |
{ 0x06, 0x0282 },
|
|
2051 |
{ 0x06, 0x5bbf },
|
|
2052 |
{ 0x06, 0x8350 },
|
|
2053 |
{ 0x06, 0xef46 },
|
|
2054 |
{ 0x06, 0xdc19 },
|
|
2055 |
{ 0x06, 0xddd0 },
|
|
2056 |
{ 0x06, 0x0102 },
|
|
2057 |
{ 0x06, 0x825b },
|
|
2058 |
{ 0x06, 0x0282 },
|
|
2059 |
{ 0x06, 0x77e0 },
|
|
2060 |
{ 0x06, 0xf860 },
|
|
2061 |
{ 0x06, 0xe1f8 },
|
|
2062 |
{ 0x06, 0x6158 },
|
|
2063 |
{ 0x06, 0xfde4 },
|
|
2064 |
{ 0x06, 0xf860 },
|
|
2065 |
{ 0x06, 0xe5f8 },
|
|
2066 |
{ 0x06, 0x61fc },
|
|
2067 |
{ 0x06, 0x04f9 },
|
|
2068 |
{ 0x06, 0xfafb },
|
|
2069 |
{ 0x06, 0xc6bf },
|
|
2070 |
{ 0x06, 0xf840 },
|
|
2071 |
{ 0x06, 0xbe83 },
|
|
2072 |
{ 0x06, 0x50a0 },
|
|
2073 |
{ 0x06, 0x0101 },
|
|
2074 |
{ 0x06, 0x071b },
|
|
2075 |
{ 0x06, 0x89cf },
|
|
2076 |
{ 0x06, 0xd208 },
|
|
2077 |
{ 0x06, 0xebdb },
|
|
2078 |
{ 0x06, 0x19b2 },
|
|
2079 |
{ 0x06, 0xfbff },
|
|
2080 |
{ 0x06, 0xfefd },
|
|
2081 |
{ 0x06, 0x04f8 },
|
|
2082 |
{ 0x06, 0xe0f8 },
|
|
2083 |
{ 0x06, 0x48e1 },
|
|
2084 |
{ 0x06, 0xf849 },
|
|
2085 |
{ 0x06, 0x6808 },
|
|
2086 |
{ 0x06, 0xe4f8 },
|
|
2087 |
{ 0x06, 0x48e5 },
|
|
2088 |
{ 0x06, 0xf849 },
|
|
2089 |
{ 0x06, 0x58f7 },
|
|
2090 |
{ 0x06, 0xe4f8 },
|
|
2091 |
{ 0x06, 0x48e5 },
|
|
2092 |
{ 0x06, 0xf849 },
|
|
2093 |
{ 0x06, 0xfc04 },
|
|
2094 |
{ 0x06, 0x4d20 },
|
|
2095 |
{ 0x06, 0x0002 },
|
|
2096 |
{ 0x06, 0x4e22 },
|
|
2097 |
{ 0x06, 0x0002 },
|
|
2098 |
{ 0x06, 0x4ddf },
|
|
2099 |
{ 0x06, 0xff01 },
|
|
2100 |
{ 0x06, 0x4edd },
|
|
2101 |
{ 0x06, 0xff01 },
|
|
2102 |
{ 0x05, 0x83d4 },
|
|
2103 |
{ 0x06, 0x8000 },
|
|
2104 |
{ 0x05, 0x83d8 },
|
|
2105 |
{ 0x06, 0x8051 },
|
|
2106 |
{ 0x02, 0x6010 },
|
|
2107 |
{ 0x03, 0xdc00 },
|
|
2108 |
{ 0x05, 0xfff6 },
|
|
2109 |
{ 0x06, 0x00fc },
|
|
2110 |
{ 0x1f, 0x0000 },
|
|
2111 |
|
|
2112 |
{ 0x1f, 0x0000 },
|
|
2113 |
{ 0x0d, 0xf880 },
|
|
2114 |
{ 0x1f, 0x0000 }
|
|
2115 |
};
|
|
2116 |
|
|
2117 |
rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
|
|
2118 |
|
|
2119 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2120 |
mdio_plus_minus(ioaddr, 0x0b, 0x0010, 0x00ef);
|
|
2121 |
mdio_plus_minus(ioaddr, 0x0c, 0xa200, 0x5d00);
|
|
2122 |
|
|
2123 |
rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
|
|
2124 |
|
|
2125 |
if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
|
|
2126 |
static const struct phy_reg phy_reg_init[] = {
|
|
2127 |
{ 0x1f, 0x0002 },
|
|
2128 |
{ 0x05, 0x669a },
|
|
2129 |
{ 0x1f, 0x0005 },
|
|
2130 |
{ 0x05, 0x8330 },
|
|
2131 |
{ 0x06, 0x669a },
|
|
2132 |
{ 0x1f, 0x0002 }
|
|
2133 |
};
|
|
2134 |
int val;
|
|
2135 |
|
|
2136 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2137 |
|
|
2138 |
val = mdio_read(ioaddr, 0x0d);
|
|
2139 |
|
|
2140 |
if ((val & 0x00ff) != 0x006c) {
|
|
2141 |
static const u32 set[] = {
|
|
2142 |
0x0065, 0x0066, 0x0067, 0x0068,
|
|
2143 |
0x0069, 0x006a, 0x006b, 0x006c
|
|
2144 |
};
|
|
2145 |
int i;
|
|
2146 |
|
|
2147 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2148 |
|
|
2149 |
val &= 0xff00;
|
|
2150 |
for (i = 0; i < ARRAY_SIZE(set); i++)
|
|
2151 |
mdio_write(ioaddr, 0x0d, val | set[i]);
|
|
2152 |
}
|
|
2153 |
} else {
|
|
2154 |
static const struct phy_reg phy_reg_init[] = {
|
|
2155 |
{ 0x1f, 0x0002 },
|
|
2156 |
{ 0x05, 0x6662 },
|
|
2157 |
{ 0x1f, 0x0005 },
|
|
2158 |
{ 0x05, 0x8330 },
|
|
2159 |
{ 0x06, 0x6662 }
|
|
2160 |
};
|
|
2161 |
|
|
2162 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2163 |
}
|
|
2164 |
|
|
2165 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2166 |
mdio_patch(ioaddr, 0x0d, 0x0300);
|
|
2167 |
mdio_patch(ioaddr, 0x0f, 0x0010);
|
|
2168 |
|
|
2169 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2170 |
mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
|
|
2171 |
mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
|
|
2172 |
|
|
2173 |
rtl_phy_write(ioaddr, phy_reg_init_2, ARRAY_SIZE(phy_reg_init_2));
|
|
2174 |
}
|
|
2175 |
|
|
2176 |
static void rtl8168d_2_hw_phy_config(void __iomem *ioaddr)
|
|
2177 |
{
|
|
2178 |
static const struct phy_reg phy_reg_init_0[] = {
|
|
2179 |
{ 0x1f, 0x0001 },
|
|
2180 |
{ 0x06, 0x4064 },
|
|
2181 |
{ 0x07, 0x2863 },
|
|
2182 |
{ 0x08, 0x059c },
|
|
2183 |
{ 0x09, 0x26b4 },
|
|
2184 |
{ 0x0a, 0x6a19 },
|
|
2185 |
{ 0x0b, 0xdcc8 },
|
|
2186 |
{ 0x10, 0xf06d },
|
|
2187 |
{ 0x14, 0x7f68 },
|
|
2188 |
{ 0x18, 0x7fd9 },
|
|
2189 |
{ 0x1c, 0xf0ff },
|
|
2190 |
{ 0x1d, 0x3d9c },
|
|
2191 |
{ 0x1f, 0x0003 },
|
|
2192 |
{ 0x12, 0xf49f },
|
|
2193 |
{ 0x13, 0x070b },
|
|
2194 |
{ 0x1a, 0x05ad },
|
|
2195 |
{ 0x14, 0x94c0 },
|
|
2196 |
|
|
2197 |
{ 0x1f, 0x0002 },
|
|
2198 |
{ 0x06, 0x5561 },
|
|
2199 |
{ 0x1f, 0x0005 },
|
|
2200 |
{ 0x05, 0x8332 },
|
|
2201 |
{ 0x06, 0x5561 }
|
|
2202 |
};
|
|
2203 |
static const struct phy_reg phy_reg_init_1[] = {
|
|
2204 |
{ 0x1f, 0x0005 },
|
|
2205 |
{ 0x05, 0xffc2 },
|
|
2206 |
{ 0x1f, 0x0005 },
|
|
2207 |
{ 0x05, 0x8000 },
|
|
2208 |
{ 0x06, 0xf8f9 },
|
|
2209 |
{ 0x06, 0xfaee },
|
|
2210 |
{ 0x06, 0xf8ea },
|
|
2211 |
{ 0x06, 0x00ee },
|
|
2212 |
{ 0x06, 0xf8eb },
|
|
2213 |
{ 0x06, 0x00e2 },
|
|
2214 |
{ 0x06, 0xf87c },
|
|
2215 |
{ 0x06, 0xe3f8 },
|
|
2216 |
{ 0x06, 0x7da5 },
|
|
2217 |
{ 0x06, 0x1111 },
|
|
2218 |
{ 0x06, 0x12d2 },
|
|
2219 |
{ 0x06, 0x40d6 },
|
|
2220 |
{ 0x06, 0x4444 },
|
|
2221 |
{ 0x06, 0x0281 },
|
|
2222 |
{ 0x06, 0xc6d2 },
|
|
2223 |
{ 0x06, 0xa0d6 },
|
|
2224 |
{ 0x06, 0xaaaa },
|
|
2225 |
{ 0x06, 0x0281 },
|
|
2226 |
{ 0x06, 0xc6ae },
|
|
2227 |
{ 0x06, 0x0fa5 },
|
|
2228 |
{ 0x06, 0x4444 },
|
|
2229 |
{ 0x06, 0x02ae },
|
|
2230 |
{ 0x06, 0x4da5 },
|
|
2231 |
{ 0x06, 0xaaaa },
|
|
2232 |
{ 0x06, 0x02ae },
|
|
2233 |
{ 0x06, 0x47af },
|
|
2234 |
{ 0x06, 0x81c2 },
|
|
2235 |
{ 0x06, 0xee83 },
|
|
2236 |
{ 0x06, 0x4e00 },
|
|
2237 |
{ 0x06, 0xee83 },
|
|
2238 |
{ 0x06, 0x4d0f },
|
|
2239 |
{ 0x06, 0xee83 },
|
|
2240 |
{ 0x06, 0x4c0f },
|
|
2241 |
{ 0x06, 0xee83 },
|
|
2242 |
{ 0x06, 0x4f00 },
|
|
2243 |
{ 0x06, 0xee83 },
|
|
2244 |
{ 0x06, 0x5100 },
|
|
2245 |
{ 0x06, 0xee83 },
|
|
2246 |
{ 0x06, 0x4aff },
|
|
2247 |
{ 0x06, 0xee83 },
|
|
2248 |
{ 0x06, 0x4bff },
|
|
2249 |
{ 0x06, 0xe083 },
|
|
2250 |
{ 0x06, 0x30e1 },
|
|
2251 |
{ 0x06, 0x8331 },
|
|
2252 |
{ 0x06, 0x58fe },
|
|
2253 |
{ 0x06, 0xe4f8 },
|
|
2254 |
{ 0x06, 0x8ae5 },
|
|
2255 |
{ 0x06, 0xf88b },
|
|
2256 |
{ 0x06, 0xe083 },
|
|
2257 |
{ 0x06, 0x32e1 },
|
|
2258 |
{ 0x06, 0x8333 },
|
|
2259 |
{ 0x06, 0x590f },
|
|
2260 |
{ 0x06, 0xe283 },
|
|
2261 |
{ 0x06, 0x4d0c },
|
|
2262 |
{ 0x06, 0x245a },
|
|
2263 |
{ 0x06, 0xf01e },
|
|
2264 |
{ 0x06, 0x12e4 },
|
|
2265 |
{ 0x06, 0xf88c },
|
|
2266 |
{ 0x06, 0xe5f8 },
|
|
2267 |
{ 0x06, 0x8daf },
|
|
2268 |
{ 0x06, 0x81c2 },
|
|
2269 |
{ 0x06, 0xe083 },
|
|
2270 |
{ 0x06, 0x4f10 },
|
|
2271 |
{ 0x06, 0xe483 },
|
|
2272 |
{ 0x06, 0x4fe0 },
|
|
2273 |
{ 0x06, 0x834e },
|
|
2274 |
{ 0x06, 0x7800 },
|
|
2275 |
{ 0x06, 0x9f0a },
|
|
2276 |
{ 0x06, 0xe083 },
|
|
2277 |
{ 0x06, 0x4fa0 },
|
|
2278 |
{ 0x06, 0x10a5 },
|
|
2279 |
{ 0x06, 0xee83 },
|
|
2280 |
{ 0x06, 0x4e01 },
|
|
2281 |
{ 0x06, 0xe083 },
|
|
2282 |
{ 0x06, 0x4e78 },
|
|
2283 |
{ 0x06, 0x059e },
|
|
2284 |
{ 0x06, 0x9ae0 },
|
|
2285 |
{ 0x06, 0x834e },
|
|
2286 |
{ 0x06, 0x7804 },
|
|
2287 |
{ 0x06, 0x9e10 },
|
|
2288 |
{ 0x06, 0xe083 },
|
|
2289 |
{ 0x06, 0x4e78 },
|
|
2290 |
{ 0x06, 0x039e },
|
|
2291 |
{ 0x06, 0x0fe0 },
|
|
2292 |
{ 0x06, 0x834e },
|
|
2293 |
{ 0x06, 0x7801 },
|
|
2294 |
{ 0x06, 0x9e05 },
|
|
2295 |
{ 0x06, 0xae0c },
|
|
2296 |
{ 0x06, 0xaf81 },
|
|
2297 |
{ 0x06, 0xa7af },
|
|
2298 |
{ 0x06, 0x8152 },
|
|
2299 |
{ 0x06, 0xaf81 },
|
|
2300 |
{ 0x06, 0x8baf },
|
|
2301 |
{ 0x06, 0x81c2 },
|
|
2302 |
{ 0x06, 0xee83 },
|
|
2303 |
{ 0x06, 0x4800 },
|
|
2304 |
{ 0x06, 0xee83 },
|
|
2305 |
{ 0x06, 0x4900 },
|
|
2306 |
{ 0x06, 0xe083 },
|
|
2307 |
{ 0x06, 0x5110 },
|
|
2308 |
{ 0x06, 0xe483 },
|
|
2309 |
{ 0x06, 0x5158 },
|
|
2310 |
{ 0x06, 0x019f },
|
|
2311 |
{ 0x06, 0xead0 },
|
|
2312 |
{ 0x06, 0x00d1 },
|
|
2313 |
{ 0x06, 0x801f },
|
|
2314 |
{ 0x06, 0x66e2 },
|
|
2315 |
{ 0x06, 0xf8ea },
|
|
2316 |
{ 0x06, 0xe3f8 },
|
|
2317 |
{ 0x06, 0xeb5a },
|
|
2318 |
{ 0x06, 0xf81e },
|
|
2319 |
{ 0x06, 0x20e6 },
|
|
2320 |
{ 0x06, 0xf8ea },
|
|
2321 |
{ 0x06, 0xe5f8 },
|
|
2322 |
{ 0x06, 0xebd3 },
|
|
2323 |
{ 0x06, 0x02b3 },
|
|
2324 |
{ 0x06, 0xfee2 },
|
|
2325 |
{ 0x06, 0xf87c },
|
|
2326 |
{ 0x06, 0xef32 },
|
|
2327 |
{ 0x06, 0x5b80 },
|
|
2328 |
{ 0x06, 0xe3f8 },
|
|
2329 |
{ 0x06, 0x7d9e },
|
|
2330 |
{ 0x06, 0x037d },
|
|
2331 |
{ 0x06, 0xffff },
|
|
2332 |
{ 0x06, 0x0d58 },
|
|
2333 |
{ 0x06, 0x1c55 },
|
|
2334 |
{ 0x06, 0x1a65 },
|
|
2335 |
{ 0x06, 0x11a1 },
|
|
2336 |
{ 0x06, 0x90d3 },
|
|
2337 |
{ 0x06, 0xe283 },
|
|
2338 |
{ 0x06, 0x48e3 },
|
|
2339 |
{ 0x06, 0x8349 },
|
|
2340 |
{ 0x06, 0x1b56 },
|
|
2341 |
{ 0x06, 0xab08 },
|
|
2342 |
{ 0x06, 0xef56 },
|
|
2343 |
{ 0x06, 0xe683 },
|
|
2344 |
{ 0x06, 0x48e7 },
|
|
2345 |
{ 0x06, 0x8349 },
|
|
2346 |
{ 0x06, 0x10d1 },
|
|
2347 |
{ 0x06, 0x801f },
|
|
2348 |
{ 0x06, 0x66a0 },
|
|
2349 |
{ 0x06, 0x04b9 },
|
|
2350 |
{ 0x06, 0xe283 },
|
|
2351 |
{ 0x06, 0x48e3 },
|
|
2352 |
{ 0x06, 0x8349 },
|
|
2353 |
{ 0x06, 0xef65 },
|
|
2354 |
{ 0x06, 0xe283 },
|
|
2355 |
{ 0x06, 0x4ae3 },
|
|
2356 |
{ 0x06, 0x834b },
|
|
2357 |
{ 0x06, 0x1b56 },
|
|
2358 |
{ 0x06, 0xaa0e },
|
|
2359 |
{ 0x06, 0xef56 },
|
|
2360 |
{ 0x06, 0xe683 },
|
|
2361 |
{ 0x06, 0x4ae7 },
|
|
2362 |
{ 0x06, 0x834b },
|
|
2363 |
{ 0x06, 0xe283 },
|
|
2364 |
{ 0x06, 0x4de6 },
|
|
2365 |
{ 0x06, 0x834c },
|
|
2366 |
{ 0x06, 0xe083 },
|
|
2367 |
{ 0x06, 0x4da0 },
|
|
2368 |
{ 0x06, 0x000c },
|
|
2369 |
{ 0x06, 0xaf81 },
|
|
2370 |
{ 0x06, 0x8be0 },
|
|
2371 |
{ 0x06, 0x834d },
|
|
2372 |
{ 0x06, 0x10e4 },
|
|
2373 |
{ 0x06, 0x834d },
|
|
2374 |
{ 0x06, 0xae04 },
|
|
2375 |
{ 0x06, 0x80e4 },
|
|
2376 |
{ 0x06, 0x834d },
|
|
2377 |
{ 0x06, 0xe083 },
|
|
2378 |
{ 0x06, 0x4e78 },
|
|
2379 |
{ 0x06, 0x039e },
|
|
2380 |
{ 0x06, 0x0be0 },
|
|
2381 |
{ 0x06, 0x834e },
|
|
2382 |
{ 0x06, 0x7804 },
|
|
2383 |
{ 0x06, 0x9e04 },
|
|
2384 |
{ 0x06, 0xee83 },
|
|
2385 |
{ 0x06, 0x4e02 },
|
|
2386 |
{ 0x06, 0xe083 },
|
|
2387 |
{ 0x06, 0x32e1 },
|
|
2388 |
{ 0x06, 0x8333 },
|
|
2389 |
{ 0x06, 0x590f },
|
|
2390 |
{ 0x06, 0xe283 },
|
|
2391 |
{ 0x06, 0x4d0c },
|
|
2392 |
{ 0x06, 0x245a },
|
|
2393 |
{ 0x06, 0xf01e },
|
|
2394 |
{ 0x06, 0x12e4 },
|
|
2395 |
{ 0x06, 0xf88c },
|
|
2396 |
{ 0x06, 0xe5f8 },
|
|
2397 |
{ 0x06, 0x8de0 },
|
|
2398 |
{ 0x06, 0x8330 },
|
|
2399 |
{ 0x06, 0xe183 },
|
|
2400 |
{ 0x06, 0x3168 },
|
|
2401 |
{ 0x06, 0x01e4 },
|
|
2402 |
{ 0x06, 0xf88a },
|
|
2403 |
{ 0x06, 0xe5f8 },
|
|
2404 |
{ 0x06, 0x8bae },
|
|
2405 |
{ 0x06, 0x37ee },
|
|
2406 |
{ 0x06, 0x834e },
|
|
2407 |
{ 0x06, 0x03e0 },
|
|
2408 |
{ 0x06, 0x834c },
|
|
2409 |
{ 0x06, 0xe183 },
|
|
2410 |
{ 0x06, 0x4d1b },
|
|
2411 |
{ 0x06, 0x019e },
|
|
2412 |
{ 0x06, 0x04aa },
|
|
2413 |
{ 0x06, 0xa1ae },
|
|
2414 |
{ 0x06, 0xa8ee },
|
|
2415 |
{ 0x06, 0x834e },
|
|
2416 |
{ 0x06, 0x04ee },
|
|
2417 |
{ 0x06, 0x834f },
|
|
2418 |
{ 0x06, 0x00ae },
|
|
2419 |
{ 0x06, 0xabe0 },
|
|
2420 |
{ 0x06, 0x834f },
|
|
2421 |
{ 0x06, 0x7803 },
|
|
2422 |
{ 0x06, 0x9f14 },
|
|
2423 |
{ 0x06, 0xee83 },
|
|
2424 |
{ 0x06, 0x4e05 },
|
|
2425 |
{ 0x06, 0xd240 },
|
|
2426 |
{ 0x06, 0xd655 },
|
|
2427 |
{ 0x06, 0x5402 },
|
|
2428 |
{ 0x06, 0x81c6 },
|
|
2429 |
{ 0x06, 0xd2a0 },
|
|
2430 |
{ 0x06, 0xd6ba },
|
|
2431 |
{ 0x06, 0x0002 },
|
|
2432 |
{ 0x06, 0x81c6 },
|
|
2433 |
{ 0x06, 0xfefd },
|
|
2434 |
{ 0x06, 0xfc05 },
|
|
2435 |
{ 0x06, 0xf8e0 },
|
|
2436 |
{ 0x06, 0xf860 },
|
|
2437 |
{ 0x06, 0xe1f8 },
|
|
2438 |
{ 0x06, 0x6168 },
|
|
2439 |
{ 0x06, 0x02e4 },
|
|
2440 |
{ 0x06, 0xf860 },
|
|
2441 |
{ 0x06, 0xe5f8 },
|
|
2442 |
{ 0x06, 0x61e0 },
|
|
2443 |
{ 0x06, 0xf848 },
|
|
2444 |
{ 0x06, 0xe1f8 },
|
|
2445 |
{ 0x06, 0x4958 },
|
|
2446 |
{ 0x06, 0x0f1e },
|
|
2447 |
{ 0x06, 0x02e4 },
|
|
2448 |
{ 0x06, 0xf848 },
|
|
2449 |
{ 0x06, 0xe5f8 },
|
|
2450 |
{ 0x06, 0x49d0 },
|
|
2451 |
{ 0x06, 0x0002 },
|
|
2452 |
{ 0x06, 0x820a },
|
|
2453 |
{ 0x06, 0xbf83 },
|
|
2454 |
{ 0x06, 0x50ef },
|
|
2455 |
{ 0x06, 0x46dc },
|
|
2456 |
{ 0x06, 0x19dd },
|
|
2457 |
{ 0x06, 0xd001 },
|
|
2458 |
{ 0x06, 0x0282 },
|
|
2459 |
{ 0x06, 0x0a02 },
|
|
2460 |
{ 0x06, 0x8226 },
|
|
2461 |
{ 0x06, 0xe0f8 },
|
|
2462 |
{ 0x06, 0x60e1 },
|
|
2463 |
{ 0x06, 0xf861 },
|
|
2464 |
{ 0x06, 0x58fd },
|
|
2465 |
{ 0x06, 0xe4f8 },
|
|
2466 |
{ 0x06, 0x60e5 },
|
|
2467 |
{ 0x06, 0xf861 },
|
|
2468 |
{ 0x06, 0xfc04 },
|
|
2469 |
{ 0x06, 0xf9fa },
|
|
2470 |
{ 0x06, 0xfbc6 },
|
|
2471 |
{ 0x06, 0xbff8 },
|
|
2472 |
{ 0x06, 0x40be },
|
|
2473 |
{ 0x06, 0x8350 },
|
|
2474 |
{ 0x06, 0xa001 },
|
|
2475 |
{ 0x06, 0x0107 },
|
|
2476 |
{ 0x06, 0x1b89 },
|
|
2477 |
{ 0x06, 0xcfd2 },
|
|
2478 |
{ 0x06, 0x08eb },
|
|
2479 |
{ 0x06, 0xdb19 },
|
|
2480 |
{ 0x06, 0xb2fb },
|
|
2481 |
{ 0x06, 0xfffe },
|
|
2482 |
{ 0x06, 0xfd04 },
|
|
2483 |
{ 0x06, 0xf8e0 },
|
|
2484 |
{ 0x06, 0xf848 },
|
|
2485 |
{ 0x06, 0xe1f8 },
|
|
2486 |
{ 0x06, 0x4968 },
|
|
2487 |
{ 0x06, 0x08e4 },
|
|
2488 |
{ 0x06, 0xf848 },
|
|
2489 |
{ 0x06, 0xe5f8 },
|
|
2490 |
{ 0x06, 0x4958 },
|
|
2491 |
{ 0x06, 0xf7e4 },
|
|
2492 |
{ 0x06, 0xf848 },
|
|
2493 |
{ 0x06, 0xe5f8 },
|
|
2494 |
{ 0x06, 0x49fc },
|
|
2495 |
{ 0x06, 0x044d },
|
|
2496 |
{ 0x06, 0x2000 },
|
|
2497 |
{ 0x06, 0x024e },
|
|
2498 |
{ 0x06, 0x2200 },
|
|
2499 |
{ 0x06, 0x024d },
|
|
2500 |
{ 0x06, 0xdfff },
|
|
2501 |
{ 0x06, 0x014e },
|
|
2502 |
{ 0x06, 0xddff },
|
|
2503 |
{ 0x06, 0x0100 },
|
|
2504 |
{ 0x05, 0x83d8 },
|
|
2505 |
{ 0x06, 0x8000 },
|
|
2506 |
{ 0x03, 0xdc00 },
|
|
2507 |
{ 0x05, 0xfff6 },
|
|
2508 |
{ 0x06, 0x00fc },
|
|
2509 |
{ 0x1f, 0x0000 },
|
|
2510 |
|
|
2511 |
{ 0x1f, 0x0000 },
|
|
2512 |
{ 0x0d, 0xf880 },
|
|
2513 |
{ 0x1f, 0x0000 }
|
|
2514 |
};
|
|
2515 |
|
|
2516 |
rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
|
|
2517 |
|
|
2518 |
if (rtl8168d_efuse_read(ioaddr, 0x01) == 0xb1) {
|
|
2519 |
static const struct phy_reg phy_reg_init[] = {
|
|
2520 |
{ 0x1f, 0x0002 },
|
|
2521 |
{ 0x05, 0x669a },
|
|
2522 |
{ 0x1f, 0x0005 },
|
|
2523 |
{ 0x05, 0x8330 },
|
|
2524 |
{ 0x06, 0x669a },
|
|
2525 |
|
|
2526 |
{ 0x1f, 0x0002 }
|
|
2527 |
};
|
|
2528 |
int val;
|
|
2529 |
|
|
2530 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2531 |
|
|
2532 |
val = mdio_read(ioaddr, 0x0d);
|
|
2533 |
if ((val & 0x00ff) != 0x006c) {
|
|
2534 |
u32 set[] = {
|
|
2535 |
0x0065, 0x0066, 0x0067, 0x0068,
|
|
2536 |
0x0069, 0x006a, 0x006b, 0x006c
|
|
2537 |
};
|
|
2538 |
int i;
|
|
2539 |
|
|
2540 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2541 |
|
|
2542 |
val &= 0xff00;
|
|
2543 |
for (i = 0; i < ARRAY_SIZE(set); i++)
|
|
2544 |
mdio_write(ioaddr, 0x0d, val | set[i]);
|
|
2545 |
}
|
|
2546 |
} else {
|
|
2547 |
static const struct phy_reg phy_reg_init[] = {
|
|
2548 |
{ 0x1f, 0x0002 },
|
|
2549 |
{ 0x05, 0x2642 },
|
|
2550 |
{ 0x1f, 0x0005 },
|
|
2551 |
{ 0x05, 0x8330 },
|
|
2552 |
{ 0x06, 0x2642 }
|
|
2553 |
};
|
|
2554 |
|
|
2555 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2556 |
}
|
|
2557 |
|
|
2558 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2559 |
mdio_plus_minus(ioaddr, 0x02, 0x0100, 0x0600);
|
|
2560 |
mdio_plus_minus(ioaddr, 0x03, 0x0000, 0xe000);
|
|
2561 |
|
|
2562 |
mdio_write(ioaddr, 0x1f, 0x0001);
|
|
2563 |
mdio_write(ioaddr, 0x17, 0x0cc0);
|
|
2564 |
|
|
2565 |
mdio_write(ioaddr, 0x1f, 0x0002);
|
|
2566 |
mdio_patch(ioaddr, 0x0f, 0x0017);
|
|
2567 |
|
|
2568 |
rtl_phy_write(ioaddr, phy_reg_init_1, ARRAY_SIZE(phy_reg_init_1));
|
|
2569 |
}
|
|
2570 |
|
|
2571 |
static void rtl8168d_3_hw_phy_config(void __iomem *ioaddr)
|
|
2572 |
{
|
|
2573 |
static const struct phy_reg phy_reg_init[] = {
|
|
2574 |
{ 0x1f, 0x0002 },
|
|
2575 |
{ 0x10, 0x0008 },
|
|
2576 |
{ 0x0d, 0x006c },
|
|
2577 |
|
|
2578 |
{ 0x1f, 0x0000 },
|
|
2579 |
{ 0x0d, 0xf880 },
|
|
2580 |
|
|
2581 |
{ 0x1f, 0x0001 },
|
|
2582 |
{ 0x17, 0x0cc0 },
|
|
2583 |
|
|
2584 |
{ 0x1f, 0x0001 },
|
|
2585 |
{ 0x0b, 0xa4d8 },
|
|
2586 |
{ 0x09, 0x281c },
|
|
2587 |
{ 0x07, 0x2883 },
|
|
2588 |
{ 0x0a, 0x6b35 },
|
|
2589 |
{ 0x1d, 0x3da4 },
|
|
2590 |
{ 0x1c, 0xeffd },
|
|
2591 |
{ 0x14, 0x7f52 },
|
|
2592 |
{ 0x18, 0x7fc6 },
|
|
2593 |
{ 0x08, 0x0601 },
|
|
2594 |
{ 0x06, 0x4063 },
|
|
2595 |
{ 0x10, 0xf074 },
|
|
2596 |
{ 0x1f, 0x0003 },
|
|
2597 |
{ 0x13, 0x0789 },
|
|
2598 |
{ 0x12, 0xf4bd },
|
|
2599 |
{ 0x1a, 0x04fd },
|
|
2600 |
{ 0x14, 0x84b0 },
|
|
2601 |
{ 0x1f, 0x0000 },
|
|
2602 |
{ 0x00, 0x9200 },
|
|
2603 |
|
|
2604 |
{ 0x1f, 0x0005 },
|
|
2605 |
{ 0x01, 0x0340 },
|
|
2606 |
{ 0x1f, 0x0001 },
|
|
2607 |
{ 0x04, 0x4000 },
|
|
2608 |
{ 0x03, 0x1d21 },
|
|
2609 |
{ 0x02, 0x0c32 },
|
|
2610 |
{ 0x01, 0x0200 },
|
|
2611 |
{ 0x00, 0x5554 },
|
|
2612 |
{ 0x04, 0x4800 },
|
|
2613 |
{ 0x04, 0x4000 },
|
|
2614 |
{ 0x04, 0xf000 },
|
|
2615 |
{ 0x03, 0xdf01 },
|
|
2616 |
{ 0x02, 0xdf20 },
|
|
2617 |
{ 0x01, 0x101a },
|
|
2618 |
{ 0x00, 0xa0ff },
|
|
2619 |
{ 0x04, 0xf800 },
|
|
2620 |
{ 0x04, 0xf000 },
|
|
2621 |
{ 0x1f, 0x0000 },
|
|
2622 |
|
|
2623 |
{ 0x1f, 0x0007 },
|
|
2624 |
{ 0x1e, 0x0023 },
|
|
2625 |
{ 0x16, 0x0000 },
|
|
2626 |
{ 0x1f, 0x0000 }
|
|
2627 |
};
|
|
2628 |
|
|
2629 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2630 |
}
|
|
2631 |
|
|
2632 |
static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
|
|
2633 |
{
|
|
2634 |
static const struct phy_reg phy_reg_init[] = {
|
|
2635 |
{ 0x1f, 0x0003 },
|
|
2636 |
{ 0x08, 0x441d },
|
|
2637 |
{ 0x01, 0x9100 },
|
|
2638 |
{ 0x1f, 0x0000 }
|
|
2639 |
};
|
|
2640 |
|
|
2641 |
mdio_write(ioaddr, 0x1f, 0x0000);
|
|
2642 |
mdio_patch(ioaddr, 0x11, 1 << 12);
|
|
2643 |
mdio_patch(ioaddr, 0x19, 1 << 13);
|
|
2644 |
mdio_patch(ioaddr, 0x10, 1 << 15);
|
|
2645 |
|
|
2646 |
rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
|
|
2647 |
}
|
|
2648 |
|
|
2649 |
static void rtl_hw_phy_config(struct net_device *dev)
|
|
2650 |
{
|
|
2651 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2652 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
2653 |
|
|
2654 |
rtl8169_print_mac_version(tp);
|
|
2655 |
|
|
2656 |
switch (tp->mac_version) {
|
|
2657 |
case RTL_GIGA_MAC_VER_01:
|
|
2658 |
break;
|
|
2659 |
case RTL_GIGA_MAC_VER_02:
|
|
2660 |
case RTL_GIGA_MAC_VER_03:
|
|
2661 |
rtl8169s_hw_phy_config(ioaddr);
|
|
2662 |
break;
|
|
2663 |
case RTL_GIGA_MAC_VER_04:
|
|
2664 |
rtl8169sb_hw_phy_config(ioaddr);
|
|
2665 |
break;
|
|
2666 |
case RTL_GIGA_MAC_VER_05:
|
|
2667 |
rtl8169scd_hw_phy_config(tp, ioaddr);
|
|
2668 |
break;
|
|
2669 |
case RTL_GIGA_MAC_VER_06:
|
|
2670 |
rtl8169sce_hw_phy_config(ioaddr);
|
|
2671 |
break;
|
|
2672 |
case RTL_GIGA_MAC_VER_07:
|
|
2673 |
case RTL_GIGA_MAC_VER_08:
|
|
2674 |
case RTL_GIGA_MAC_VER_09:
|
|
2675 |
rtl8102e_hw_phy_config(ioaddr);
|
|
2676 |
break;
|
|
2677 |
case RTL_GIGA_MAC_VER_11:
|
|
2678 |
rtl8168bb_hw_phy_config(ioaddr);
|
|
2679 |
break;
|
|
2680 |
case RTL_GIGA_MAC_VER_12:
|
|
2681 |
rtl8168bef_hw_phy_config(ioaddr);
|
|
2682 |
break;
|
|
2683 |
case RTL_GIGA_MAC_VER_17:
|
|
2684 |
rtl8168bef_hw_phy_config(ioaddr);
|
|
2685 |
break;
|
|
2686 |
case RTL_GIGA_MAC_VER_18:
|
|
2687 |
rtl8168cp_1_hw_phy_config(ioaddr);
|
|
2688 |
break;
|
|
2689 |
case RTL_GIGA_MAC_VER_19:
|
|
2690 |
rtl8168c_1_hw_phy_config(ioaddr);
|
|
2691 |
break;
|
|
2692 |
case RTL_GIGA_MAC_VER_20:
|
|
2693 |
rtl8168c_2_hw_phy_config(ioaddr);
|
|
2694 |
break;
|
|
2695 |
case RTL_GIGA_MAC_VER_21:
|
|
2696 |
rtl8168c_3_hw_phy_config(ioaddr);
|
|
2697 |
break;
|
|
2698 |
case RTL_GIGA_MAC_VER_22:
|
|
2699 |
rtl8168c_4_hw_phy_config(ioaddr);
|
|
2700 |
break;
|
|
2701 |
case RTL_GIGA_MAC_VER_23:
|
|
2702 |
case RTL_GIGA_MAC_VER_24:
|
|
2703 |
rtl8168cp_2_hw_phy_config(ioaddr);
|
|
2704 |
break;
|
|
2705 |
case RTL_GIGA_MAC_VER_25:
|
|
2706 |
rtl8168d_1_hw_phy_config(ioaddr);
|
|
2707 |
break;
|
|
2708 |
case RTL_GIGA_MAC_VER_26:
|
|
2709 |
rtl8168d_2_hw_phy_config(ioaddr);
|
|
2710 |
break;
|
|
2711 |
case RTL_GIGA_MAC_VER_27:
|
|
2712 |
rtl8168d_3_hw_phy_config(ioaddr);
|
|
2713 |
break;
|
|
2714 |
|
|
2715 |
default:
|
|
2716 |
break;
|
|
2717 |
}
|
|
2718 |
}
|
|
2719 |
|
|
2720 |
static void rtl8169_phy_timer(unsigned long __opaque)
|
|
2721 |
{
|
|
2722 |
struct net_device *dev = (struct net_device *)__opaque;
|
|
2723 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2724 |
struct timer_list *timer = &tp->timer;
|
|
2725 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
2726 |
unsigned long timeout = RTL8169_PHY_TIMEOUT;
|
|
2727 |
|
|
2728 |
assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
|
|
2729 |
|
|
2730 |
if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
|
|
2731 |
return;
|
|
2732 |
|
|
2733 |
if (!tp->ecdev)
|
|
2734 |
spin_lock_irq(&tp->lock);
|
|
2735 |
|
|
2736 |
if (tp->phy_reset_pending(ioaddr)) {
|
|
2737 |
/*
|
|
2738 |
* A busy loop could burn quite a few cycles on nowadays CPU.
|
|
2739 |
* Let's delay the execution of the timer for a few ticks.
|
|
2740 |
*/
|
|
2741 |
timeout = HZ/10;
|
|
2742 |
goto out_mod_timer;
|
|
2743 |
}
|
|
2744 |
|
|
2745 |
if (tp->link_ok(ioaddr))
|
|
2746 |
goto out_unlock;
|
|
2747 |
|
|
2748 |
netif_warn(tp, link, dev, "PHY reset until link up\n");
|
|
2749 |
|
|
2750 |
tp->phy_reset_enable(ioaddr);
|
|
2751 |
|
|
2752 |
out_mod_timer:
|
|
2753 |
if (!tp->ecdev)
|
|
2754 |
mod_timer(timer, jiffies + timeout);
|
|
2755 |
out_unlock:
|
|
2756 |
if (!tp->ecdev)
|
|
2757 |
spin_unlock_irq(&tp->lock);
|
|
2758 |
}
|
|
2759 |
|
|
2760 |
static inline void rtl8169_delete_timer(struct net_device *dev)
|
|
2761 |
{
|
|
2762 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2763 |
struct timer_list *timer = &tp->timer;
|
|
2764 |
|
|
2765 |
if (tp->ecdev || tp->mac_version <= RTL_GIGA_MAC_VER_01)
|
|
2766 |
return;
|
|
2767 |
|
|
2768 |
del_timer_sync(timer);
|
|
2769 |
}
|
|
2770 |
|
|
2771 |
static inline void rtl8169_request_timer(struct net_device *dev)
|
|
2772 |
{
|
|
2773 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2774 |
struct timer_list *timer = &tp->timer;
|
|
2775 |
|
|
2776 |
if (tp->ecdev || tp->mac_version <= RTL_GIGA_MAC_VER_01)
|
|
2777 |
return;
|
|
2778 |
|
|
2779 |
mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
|
|
2780 |
}
|
|
2781 |
|
|
2782 |
#ifdef CONFIG_NET_POLL_CONTROLLER
|
|
2783 |
/*
|
|
2784 |
* Polling 'interrupt' - used by things like netconsole to send skbs
|
|
2785 |
* without having to re-enable interrupts. It's not called while
|
|
2786 |
* the interrupt routine is executing.
|
|
2787 |
*/
|
|
2788 |
static void rtl8169_netpoll(struct net_device *dev)
|
|
2789 |
{
|
|
2790 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2791 |
struct pci_dev *pdev = tp->pci_dev;
|
|
2792 |
|
|
2793 |
disable_irq(pdev->irq);
|
|
2794 |
rtl8169_interrupt(pdev->irq, dev);
|
|
2795 |
enable_irq(pdev->irq);
|
|
2796 |
}
|
|
2797 |
#endif
|
|
2798 |
|
|
2799 |
static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
|
|
2800 |
void __iomem *ioaddr)
|
|
2801 |
{
|
|
2802 |
iounmap(ioaddr);
|
|
2803 |
pci_release_regions(pdev);
|
|
2804 |
pci_clear_mwi(pdev);
|
|
2805 |
pci_disable_device(pdev);
|
|
2806 |
free_netdev(dev);
|
|
2807 |
}
|
|
2808 |
|
|
2809 |
static void rtl8169_phy_reset(struct net_device *dev,
|
|
2810 |
struct rtl8169_private *tp)
|
|
2811 |
{
|
|
2812 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
2813 |
unsigned int i;
|
|
2814 |
|
|
2815 |
tp->phy_reset_enable(ioaddr);
|
|
2816 |
for (i = 0; i < 100; i++) {
|
|
2817 |
if (!tp->phy_reset_pending(ioaddr))
|
|
2818 |
return;
|
|
2819 |
msleep(1);
|
|
2820 |
}
|
|
2821 |
netif_err(tp, link, dev, "PHY reset failed\n");
|
|
2822 |
}
|
|
2823 |
|
|
2824 |
static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
|
|
2825 |
{
|
|
2826 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
2827 |
|
|
2828 |
rtl_hw_phy_config(dev);
|
|
2829 |
|
|
2830 |
if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
|
|
2831 |
dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
|
|
2832 |
RTL_W8(0x82, 0x01);
|
|
2833 |
}
|
|
2834 |
|
|
2835 |
pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
|
|
2836 |
|
|
2837 |
if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
|
|
2838 |
pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
|
|
2839 |
|
|
2840 |
if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
|
|
2841 |
dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
|
|
2842 |
RTL_W8(0x82, 0x01);
|
|
2843 |
dprintk("Set PHY Reg 0x0bh = 0x00h\n");
|
|
2844 |
mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
|
|
2845 |
}
|
|
2846 |
|
|
2847 |
rtl8169_phy_reset(dev, tp);
|
|
2848 |
|
|
2849 |
/*
|
|
2850 |
* rtl8169_set_speed_xmii takes good care of the Fast Ethernet
|
|
2851 |
* only 8101. Don't panic.
|
|
2852 |
*/
|
|
2853 |
rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
|
|
2854 |
|
|
2855 |
if (RTL_R8(PHYstatus) & TBI_Enable)
|
|
2856 |
netif_info(tp, link, dev, "TBI auto-negotiating\n");
|
|
2857 |
}
|
|
2858 |
|
|
2859 |
static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
|
|
2860 |
{
|
|
2861 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
2862 |
u32 high;
|
|
2863 |
u32 low;
|
|
2864 |
|
|
2865 |
low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
|
|
2866 |
high = addr[4] | (addr[5] << 8);
|
|
2867 |
|
|
2868 |
spin_lock_irq(&tp->lock);
|
|
2869 |
|
|
2870 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
2871 |
|
|
2872 |
RTL_W32(MAC4, high);
|
|
2873 |
RTL_R32(MAC4);
|
|
2874 |
|
|
2875 |
RTL_W32(MAC0, low);
|
|
2876 |
RTL_R32(MAC0);
|
|
2877 |
|
|
2878 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
2879 |
|
|
2880 |
spin_unlock_irq(&tp->lock);
|
|
2881 |
}
|
|
2882 |
|
|
2883 |
static int rtl_set_mac_address(struct net_device *dev, void *p)
|
|
2884 |
{
|
|
2885 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2886 |
struct sockaddr *addr = p;
|
|
2887 |
|
|
2888 |
if (!is_valid_ether_addr(addr->sa_data))
|
|
2889 |
return -EADDRNOTAVAIL;
|
|
2890 |
|
|
2891 |
memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
|
|
2892 |
|
|
2893 |
rtl_rar_set(tp, dev->dev_addr);
|
|
2894 |
|
|
2895 |
return 0;
|
|
2896 |
}
|
|
2897 |
|
|
2898 |
static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
|
|
2899 |
{
|
|
2900 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
2901 |
struct mii_ioctl_data *data = if_mii(ifr);
|
|
2902 |
|
|
2903 |
return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
|
|
2904 |
}
|
|
2905 |
|
|
2906 |
static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
|
|
2907 |
{
|
|
2908 |
switch (cmd) {
|
|
2909 |
case SIOCGMIIPHY:
|
|
2910 |
data->phy_id = 32; /* Internal PHY */
|
|
2911 |
return 0;
|
|
2912 |
|
|
2913 |
case SIOCGMIIREG:
|
|
2914 |
data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
|
|
2915 |
return 0;
|
|
2916 |
|
|
2917 |
case SIOCSMIIREG:
|
|
2918 |
mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
|
|
2919 |
return 0;
|
|
2920 |
}
|
|
2921 |
return -EOPNOTSUPP;
|
|
2922 |
}
|
|
2923 |
|
|
2924 |
static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
|
|
2925 |
{
|
|
2926 |
return -EOPNOTSUPP;
|
|
2927 |
}
|
|
2928 |
|
|
2929 |
static const struct rtl_cfg_info {
|
|
2930 |
void (*hw_start)(struct net_device *);
|
|
2931 |
unsigned int region;
|
|
2932 |
unsigned int align;
|
|
2933 |
u16 intr_event;
|
|
2934 |
u16 napi_event;
|
|
2935 |
unsigned features;
|
|
2936 |
u8 default_ver;
|
|
2937 |
} rtl_cfg_infos [] = {
|
|
2938 |
[RTL_CFG_0] = {
|
|
2939 |
.hw_start = rtl_hw_start_8169,
|
|
2940 |
.region = 1,
|
|
2941 |
.align = 0,
|
|
2942 |
.intr_event = SYSErr | LinkChg | RxOverflow |
|
|
2943 |
RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
|
|
2944 |
.napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
|
|
2945 |
.features = RTL_FEATURE_GMII,
|
|
2946 |
.default_ver = RTL_GIGA_MAC_VER_01,
|
|
2947 |
},
|
|
2948 |
[RTL_CFG_1] = {
|
|
2949 |
.hw_start = rtl_hw_start_8168,
|
|
2950 |
.region = 2,
|
|
2951 |
.align = 8,
|
|
2952 |
.intr_event = SYSErr | LinkChg | RxOverflow |
|
|
2953 |
TxErr | TxOK | RxOK | RxErr,
|
|
2954 |
.napi_event = TxErr | TxOK | RxOK | RxOverflow,
|
|
2955 |
.features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
|
|
2956 |
.default_ver = RTL_GIGA_MAC_VER_11,
|
|
2957 |
},
|
|
2958 |
[RTL_CFG_2] = {
|
|
2959 |
.hw_start = rtl_hw_start_8101,
|
|
2960 |
.region = 2,
|
|
2961 |
.align = 8,
|
|
2962 |
.intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
|
|
2963 |
RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
|
|
2964 |
.napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
|
|
2965 |
.features = RTL_FEATURE_MSI,
|
|
2966 |
.default_ver = RTL_GIGA_MAC_VER_13,
|
|
2967 |
}
|
|
2968 |
};
|
|
2969 |
|
|
2970 |
/* Cfg9346_Unlock assumed. */
|
|
2971 |
static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
|
|
2972 |
const struct rtl_cfg_info *cfg)
|
|
2973 |
{
|
|
2974 |
unsigned msi = 0;
|
|
2975 |
u8 cfg2;
|
|
2976 |
|
|
2977 |
cfg2 = RTL_R8(Config2) & ~MSIEnable;
|
|
2978 |
if (cfg->features & RTL_FEATURE_MSI) {
|
|
2979 |
if (pci_enable_msi(pdev)) {
|
|
2980 |
dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
|
|
2981 |
} else {
|
|
2982 |
cfg2 |= MSIEnable;
|
|
2983 |
msi = RTL_FEATURE_MSI;
|
|
2984 |
}
|
|
2985 |
}
|
|
2986 |
RTL_W8(Config2, cfg2);
|
|
2987 |
return msi;
|
|
2988 |
}
|
|
2989 |
|
|
2990 |
static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
|
|
2991 |
{
|
|
2992 |
if (tp->features & RTL_FEATURE_MSI) {
|
|
2993 |
pci_disable_msi(pdev);
|
|
2994 |
tp->features &= ~RTL_FEATURE_MSI;
|
|
2995 |
}
|
|
2996 |
}
|
|
2997 |
|
|
2998 |
static const struct net_device_ops rtl8169_netdev_ops = {
|
|
2999 |
.ndo_open = rtl8169_open,
|
|
3000 |
.ndo_stop = rtl8169_close,
|
|
3001 |
.ndo_get_stats = rtl8169_get_stats,
|
|
3002 |
.ndo_start_xmit = rtl8169_start_xmit,
|
|
3003 |
.ndo_tx_timeout = rtl8169_tx_timeout,
|
|
3004 |
.ndo_validate_addr = eth_validate_addr,
|
|
3005 |
.ndo_change_mtu = rtl8169_change_mtu,
|
|
3006 |
.ndo_set_mac_address = rtl_set_mac_address,
|
|
3007 |
.ndo_do_ioctl = rtl8169_ioctl,
|
|
3008 |
.ndo_set_multicast_list = rtl_set_rx_mode,
|
|
3009 |
#ifdef CONFIG_R8169_VLAN
|
|
3010 |
.ndo_vlan_rx_register = rtl8169_vlan_rx_register,
|
|
3011 |
#endif
|
|
3012 |
#ifdef CONFIG_NET_POLL_CONTROLLER
|
|
3013 |
.ndo_poll_controller = rtl8169_netpoll,
|
|
3014 |
#endif
|
|
3015 |
|
|
3016 |
};
|
|
3017 |
|
|
3018 |
static int __devinit
|
|
3019 |
rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
|
|
3020 |
{
|
|
3021 |
const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
|
|
3022 |
const unsigned int region = cfg->region;
|
|
3023 |
struct rtl8169_private *tp;
|
|
3024 |
struct mii_if_info *mii;
|
|
3025 |
struct net_device *dev;
|
|
3026 |
void __iomem *ioaddr;
|
|
3027 |
unsigned int i;
|
|
3028 |
int rc;
|
|
3029 |
|
|
3030 |
if (netif_msg_drv(&debug)) {
|
|
3031 |
printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
|
|
3032 |
MODULENAME, RTL8169_VERSION);
|
|
3033 |
}
|
|
3034 |
|
|
3035 |
dev = alloc_etherdev(sizeof (*tp));
|
|
3036 |
if (!dev) {
|
|
3037 |
if (netif_msg_drv(&debug))
|
|
3038 |
dev_err(&pdev->dev, "unable to alloc new ethernet\n");
|
|
3039 |
rc = -ENOMEM;
|
|
3040 |
goto out;
|
|
3041 |
}
|
|
3042 |
|
|
3043 |
SET_NETDEV_DEV(dev, &pdev->dev);
|
|
3044 |
dev->netdev_ops = &rtl8169_netdev_ops;
|
|
3045 |
tp = netdev_priv(dev);
|
|
3046 |
tp->dev = dev;
|
|
3047 |
tp->pci_dev = pdev;
|
|
3048 |
tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
|
|
3049 |
|
|
3050 |
mii = &tp->mii;
|
|
3051 |
mii->dev = dev;
|
|
3052 |
mii->mdio_read = rtl_mdio_read;
|
|
3053 |
mii->mdio_write = rtl_mdio_write;
|
|
3054 |
mii->phy_id_mask = 0x1f;
|
|
3055 |
mii->reg_num_mask = 0x1f;
|
|
3056 |
mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
|
|
3057 |
|
|
3058 |
/* enable device (incl. PCI PM wakeup and hotplug setup) */
|
|
3059 |
rc = pci_enable_device(pdev);
|
|
3060 |
if (rc < 0) {
|
|
3061 |
netif_err(tp, probe, dev, "enable failure\n");
|
|
3062 |
goto err_out_free_dev_1;
|
|
3063 |
}
|
|
3064 |
|
|
3065 |
if (pci_set_mwi(pdev) < 0)
|
|
3066 |
netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
|
|
3067 |
|
|
3068 |
/* make sure PCI base addr 1 is MMIO */
|
|
3069 |
if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
|
|
3070 |
netif_err(tp, probe, dev,
|
|
3071 |
"region #%d not an MMIO resource, aborting\n",
|
|
3072 |
region);
|
|
3073 |
rc = -ENODEV;
|
|
3074 |
goto err_out_mwi_2;
|
|
3075 |
}
|
|
3076 |
|
|
3077 |
/* check for weird/broken PCI region reporting */
|
|
3078 |
if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
|
|
3079 |
netif_err(tp, probe, dev,
|
|
3080 |
"Invalid PCI region size(s), aborting\n");
|
|
3081 |
rc = -ENODEV;
|
|
3082 |
goto err_out_mwi_2;
|
|
3083 |
}
|
|
3084 |
|
|
3085 |
rc = pci_request_regions(pdev, MODULENAME);
|
|
3086 |
if (rc < 0) {
|
|
3087 |
netif_err(tp, probe, dev, "could not request regions\n");
|
|
3088 |
goto err_out_mwi_2;
|
|
3089 |
}
|
|
3090 |
|
|
3091 |
tp->cp_cmd = PCIMulRW | RxChkSum;
|
|
3092 |
|
|
3093 |
if ((sizeof(dma_addr_t) > 4) &&
|
|
3094 |
!pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
|
|
3095 |
tp->cp_cmd |= PCIDAC;
|
|
3096 |
dev->features |= NETIF_F_HIGHDMA;
|
|
3097 |
} else {
|
|
3098 |
rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
|
|
3099 |
if (rc < 0) {
|
|
3100 |
netif_err(tp, probe, dev, "DMA configuration failed\n");
|
|
3101 |
goto err_out_free_res_3;
|
|
3102 |
}
|
|
3103 |
}
|
|
3104 |
|
|
3105 |
/* ioremap MMIO region */
|
|
3106 |
ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
|
|
3107 |
if (!ioaddr) {
|
|
3108 |
netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
|
|
3109 |
rc = -EIO;
|
|
3110 |
goto err_out_free_res_3;
|
|
3111 |
}
|
|
3112 |
|
|
3113 |
tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
|
|
3114 |
if (!tp->pcie_cap)
|
|
3115 |
netif_info(tp, probe, dev, "no PCI Express capability\n");
|
|
3116 |
|
|
3117 |
RTL_W16(IntrMask, 0x0000);
|
|
3118 |
|
|
3119 |
/* Soft reset the chip. */
|
|
3120 |
RTL_W8(ChipCmd, CmdReset);
|
|
3121 |
|
|
3122 |
/* Check that the chip has finished the reset. */
|
|
3123 |
for (i = 0; i < 100; i++) {
|
|
3124 |
if ((RTL_R8(ChipCmd) & CmdReset) == 0)
|
|
3125 |
break;
|
|
3126 |
msleep_interruptible(1);
|
|
3127 |
}
|
|
3128 |
|
|
3129 |
RTL_W16(IntrStatus, 0xffff);
|
|
3130 |
|
|
3131 |
pci_set_master(pdev);
|
|
3132 |
|
|
3133 |
/* Identify chip attached to board */
|
|
3134 |
rtl8169_get_mac_version(tp, ioaddr);
|
|
3135 |
|
|
3136 |
/* Use appropriate default if unknown */
|
|
3137 |
if (tp->mac_version == RTL_GIGA_MAC_NONE) {
|
|
3138 |
netif_notice(tp, probe, dev,
|
|
3139 |
"unknown MAC, using family default\n");
|
|
3140 |
tp->mac_version = cfg->default_ver;
|
|
3141 |
}
|
|
3142 |
|
|
3143 |
rtl8169_print_mac_version(tp);
|
|
3144 |
|
|
3145 |
for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
|
|
3146 |
if (tp->mac_version == rtl_chip_info[i].mac_version)
|
|
3147 |
break;
|
|
3148 |
}
|
|
3149 |
if (i == ARRAY_SIZE(rtl_chip_info)) {
|
|
3150 |
dev_err(&pdev->dev,
|
|
3151 |
"driver bug, MAC version not found in rtl_chip_info\n");
|
|
3152 |
goto err_out_msi_4;
|
|
3153 |
}
|
|
3154 |
tp->chipset = i;
|
|
3155 |
|
|
3156 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
3157 |
RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
|
|
3158 |
RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
|
|
3159 |
if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
|
|
3160 |
tp->features |= RTL_FEATURE_WOL;
|
|
3161 |
if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
|
|
3162 |
tp->features |= RTL_FEATURE_WOL;
|
|
3163 |
tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
|
|
3164 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
3165 |
|
|
3166 |
if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
|
|
3167 |
(RTL_R8(PHYstatus) & TBI_Enable)) {
|
|
3168 |
tp->set_speed = rtl8169_set_speed_tbi;
|
|
3169 |
tp->get_settings = rtl8169_gset_tbi;
|
|
3170 |
tp->phy_reset_enable = rtl8169_tbi_reset_enable;
|
|
3171 |
tp->phy_reset_pending = rtl8169_tbi_reset_pending;
|
|
3172 |
tp->link_ok = rtl8169_tbi_link_ok;
|
|
3173 |
tp->do_ioctl = rtl_tbi_ioctl;
|
|
3174 |
|
|
3175 |
tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
|
|
3176 |
} else {
|
|
3177 |
tp->set_speed = rtl8169_set_speed_xmii;
|
|
3178 |
tp->get_settings = rtl8169_gset_xmii;
|
|
3179 |
tp->phy_reset_enable = rtl8169_xmii_reset_enable;
|
|
3180 |
tp->phy_reset_pending = rtl8169_xmii_reset_pending;
|
|
3181 |
tp->link_ok = rtl8169_xmii_link_ok;
|
|
3182 |
tp->do_ioctl = rtl_xmii_ioctl;
|
|
3183 |
}
|
|
3184 |
|
|
3185 |
spin_lock_init(&tp->lock);
|
|
3186 |
|
|
3187 |
tp->mmio_addr = ioaddr;
|
|
3188 |
|
|
3189 |
/* Get MAC address */
|
|
3190 |
for (i = 0; i < MAC_ADDR_LEN; i++)
|
|
3191 |
dev->dev_addr[i] = RTL_R8(MAC0 + i);
|
|
3192 |
memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
|
|
3193 |
|
|
3194 |
SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
|
|
3195 |
dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
|
|
3196 |
dev->irq = pdev->irq;
|
|
3197 |
dev->base_addr = (unsigned long) ioaddr;
|
|
3198 |
|
|
3199 |
netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
|
|
3200 |
|
|
3201 |
#ifdef CONFIG_R8169_VLAN
|
|
3202 |
dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
|
|
3203 |
#endif
|
|
3204 |
|
|
3205 |
tp->intr_mask = 0xffff;
|
|
3206 |
tp->align = cfg->align;
|
|
3207 |
tp->hw_start = cfg->hw_start;
|
|
3208 |
tp->intr_event = cfg->intr_event;
|
|
3209 |
tp->napi_event = cfg->napi_event;
|
|
3210 |
|
|
3211 |
init_timer(&tp->timer);
|
|
3212 |
tp->timer.data = (unsigned long) dev;
|
|
3213 |
tp->timer.function = rtl8169_phy_timer;
|
|
3214 |
|
|
3215 |
// offer device to EtherCAT master module
|
|
3216 |
tp->ecdev = ecdev_offer(dev, ec_poll, THIS_MODULE);
|
2354
|
3217 |
tp->ec_watchdog_jiffies = jiffies;
|
2353
|
3218 |
|
|
3219 |
if (!tp->ecdev) {
|
|
3220 |
rc = register_netdev(dev);
|
|
3221 |
if (rc < 0)
|
|
3222 |
goto err_out_msi_4;
|
|
3223 |
}
|
|
3224 |
|
|
3225 |
pci_set_drvdata(pdev, dev);
|
|
3226 |
|
|
3227 |
netif_info(tp, probe, dev, "%s at 0x%lx, %pM, XID %08x IRQ %d\n",
|
|
3228 |
rtl_chip_info[tp->chipset].name,
|
|
3229 |
dev->base_addr, dev->dev_addr,
|
|
3230 |
(u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), dev->irq);
|
|
3231 |
|
|
3232 |
rtl8169_init_phy(dev, tp);
|
|
3233 |
|
|
3234 |
/*
|
|
3235 |
* Pretend we are using VLANs; This bypasses a nasty bug where
|
|
3236 |
* Interrupts stop flowing on high load on 8110SCd controllers.
|
|
3237 |
*/
|
|
3238 |
if (tp->mac_version == RTL_GIGA_MAC_VER_05)
|
|
3239 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | RxVlan);
|
|
3240 |
|
|
3241 |
device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
|
|
3242 |
|
|
3243 |
if (pci_dev_run_wake(pdev)) {
|
|
3244 |
pm_runtime_set_active(&pdev->dev);
|
|
3245 |
pm_runtime_enable(&pdev->dev);
|
|
3246 |
}
|
|
3247 |
pm_runtime_idle(&pdev->dev);
|
|
3248 |
|
2354
|
3249 |
if (tp->ecdev && ecdev_open(tp->ecdev)) {
|
|
3250 |
ecdev_withdraw(tp->ecdev);
|
|
3251 |
goto err_out_msi_4;
|
|
3252 |
}
|
|
3253 |
|
2353
|
3254 |
out:
|
|
3255 |
return rc;
|
|
3256 |
|
|
3257 |
err_out_msi_4:
|
|
3258 |
rtl_disable_msi(pdev, tp);
|
|
3259 |
iounmap(ioaddr);
|
|
3260 |
err_out_free_res_3:
|
|
3261 |
pci_release_regions(pdev);
|
|
3262 |
err_out_mwi_2:
|
|
3263 |
pci_clear_mwi(pdev);
|
|
3264 |
pci_disable_device(pdev);
|
|
3265 |
err_out_free_dev_1:
|
|
3266 |
free_netdev(dev);
|
|
3267 |
goto out;
|
|
3268 |
}
|
|
3269 |
|
|
3270 |
static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
|
|
3271 |
{
|
|
3272 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
3273 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3274 |
|
|
3275 |
pm_runtime_get_sync(&pdev->dev);
|
|
3276 |
|
|
3277 |
flush_scheduled_work();
|
|
3278 |
|
|
3279 |
if (tp->ecdev) {
|
|
3280 |
ecdev_close(tp->ecdev);
|
|
3281 |
ecdev_withdraw(tp->ecdev);
|
|
3282 |
} else {
|
|
3283 |
unregister_netdev(dev);
|
|
3284 |
}
|
|
3285 |
|
|
3286 |
if (pci_dev_run_wake(pdev)) {
|
|
3287 |
pm_runtime_disable(&pdev->dev);
|
|
3288 |
pm_runtime_set_suspended(&pdev->dev);
|
|
3289 |
}
|
|
3290 |
pm_runtime_put_noidle(&pdev->dev);
|
|
3291 |
|
|
3292 |
/* restore original MAC address */
|
|
3293 |
rtl_rar_set(tp, dev->perm_addr);
|
|
3294 |
|
|
3295 |
rtl_disable_msi(pdev, tp);
|
|
3296 |
rtl8169_release_board(pdev, dev, tp->mmio_addr);
|
|
3297 |
pci_set_drvdata(pdev, NULL);
|
|
3298 |
}
|
|
3299 |
|
|
3300 |
static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
|
|
3301 |
unsigned int mtu)
|
|
3302 |
{
|
|
3303 |
unsigned int max_frame = mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
|
|
3304 |
|
|
3305 |
if (max_frame != 16383)
|
|
3306 |
printk(KERN_WARNING PFX "WARNING! Changing of MTU on this "
|
|
3307 |
"NIC may lead to frame reception errors!\n");
|
|
3308 |
|
|
3309 |
tp->rx_buf_sz = (max_frame > RX_BUF_SIZE) ? max_frame : RX_BUF_SIZE;
|
|
3310 |
}
|
|
3311 |
|
|
3312 |
static int rtl8169_open(struct net_device *dev)
|
|
3313 |
{
|
|
3314 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3315 |
struct pci_dev *pdev = tp->pci_dev;
|
|
3316 |
int retval = -ENOMEM;
|
|
3317 |
|
|
3318 |
pm_runtime_get_sync(&pdev->dev);
|
|
3319 |
|
|
3320 |
/*
|
|
3321 |
* Note that we use a magic value here, its wierd I know
|
|
3322 |
* its done because, some subset of rtl8169 hardware suffers from
|
|
3323 |
* a problem in which frames received that are longer than
|
|
3324 |
* the size set in RxMaxSize register return garbage sizes
|
|
3325 |
* when received. To avoid this we need to turn off filtering,
|
|
3326 |
* which is done by setting a value of 16383 in the RxMaxSize register
|
|
3327 |
* and allocating 16k frames to handle the largest possible rx value
|
|
3328 |
* thats what the magic math below does.
|
|
3329 |
*/
|
|
3330 |
rtl8169_set_rxbufsize(tp, 16383 - VLAN_ETH_HLEN - ETH_FCS_LEN);
|
|
3331 |
|
|
3332 |
/*
|
|
3333 |
* Rx and Tx desscriptors needs 256 bytes alignment.
|
|
3334 |
* pci_alloc_consistent provides more.
|
|
3335 |
*/
|
|
3336 |
tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
|
|
3337 |
&tp->TxPhyAddr);
|
|
3338 |
if (!tp->TxDescArray)
|
|
3339 |
goto err_pm_runtime_put;
|
|
3340 |
|
|
3341 |
tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
|
|
3342 |
&tp->RxPhyAddr);
|
|
3343 |
if (!tp->RxDescArray)
|
|
3344 |
goto err_free_tx_0;
|
|
3345 |
|
|
3346 |
retval = rtl8169_init_ring(dev);
|
|
3347 |
if (retval < 0)
|
|
3348 |
goto err_free_rx_1;
|
|
3349 |
|
|
3350 |
INIT_DELAYED_WORK(&tp->task, NULL);
|
|
3351 |
|
|
3352 |
smp_mb();
|
|
3353 |
|
|
3354 |
if (!tp->ecdev) {
|
|
3355 |
retval = request_irq(dev->irq, rtl8169_interrupt,
|
|
3356 |
(tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
|
|
3357 |
dev->name, dev);
|
|
3358 |
if (retval < 0)
|
|
3359 |
goto err_release_ring_2;
|
|
3360 |
|
|
3361 |
napi_enable(&tp->napi);
|
|
3362 |
}
|
|
3363 |
|
|
3364 |
rtl_hw_start(dev);
|
|
3365 |
|
|
3366 |
rtl8169_request_timer(dev);
|
|
3367 |
|
|
3368 |
tp->saved_wolopts = 0;
|
|
3369 |
pm_runtime_put_noidle(&pdev->dev);
|
|
3370 |
|
|
3371 |
rtl8169_check_link_status(dev, tp, tp->mmio_addr);
|
|
3372 |
out:
|
|
3373 |
return retval;
|
|
3374 |
|
|
3375 |
err_release_ring_2:
|
|
3376 |
rtl8169_rx_clear(tp);
|
|
3377 |
err_free_rx_1:
|
|
3378 |
pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
|
|
3379 |
tp->RxPhyAddr);
|
|
3380 |
tp->RxDescArray = NULL;
|
|
3381 |
err_free_tx_0:
|
|
3382 |
pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
|
|
3383 |
tp->TxPhyAddr);
|
|
3384 |
tp->TxDescArray = NULL;
|
|
3385 |
err_pm_runtime_put:
|
|
3386 |
pm_runtime_put_noidle(&pdev->dev);
|
|
3387 |
goto out;
|
|
3388 |
}
|
|
3389 |
|
|
3390 |
static void rtl8169_hw_reset(void __iomem *ioaddr)
|
|
3391 |
{
|
|
3392 |
/* Disable interrupts */
|
|
3393 |
rtl8169_irq_mask_and_ack(ioaddr);
|
|
3394 |
|
|
3395 |
/* Reset the chipset */
|
|
3396 |
RTL_W8(ChipCmd, CmdReset);
|
|
3397 |
|
|
3398 |
/* PCI commit */
|
|
3399 |
RTL_R8(ChipCmd);
|
|
3400 |
}
|
|
3401 |
|
|
3402 |
static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
|
|
3403 |
{
|
|
3404 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
3405 |
u32 cfg = rtl8169_rx_config;
|
|
3406 |
|
|
3407 |
cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
|
|
3408 |
RTL_W32(RxConfig, cfg);
|
|
3409 |
|
|
3410 |
/* Set DMA burst size and Interframe Gap Time */
|
|
3411 |
RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
|
|
3412 |
(InterFrameGap << TxInterFrameGapShift));
|
|
3413 |
}
|
|
3414 |
|
|
3415 |
static void rtl_hw_start(struct net_device *dev)
|
|
3416 |
{
|
|
3417 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3418 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
3419 |
unsigned int i;
|
|
3420 |
|
|
3421 |
/* Soft reset the chip. */
|
|
3422 |
RTL_W8(ChipCmd, CmdReset);
|
|
3423 |
|
|
3424 |
/* Check that the chip has finished the reset. */
|
|
3425 |
for (i = 0; i < 100; i++) {
|
|
3426 |
if ((RTL_R8(ChipCmd) & CmdReset) == 0)
|
|
3427 |
break;
|
|
3428 |
msleep_interruptible(1);
|
|
3429 |
}
|
|
3430 |
|
|
3431 |
tp->hw_start(dev);
|
|
3432 |
|
|
3433 |
if (!tp->ecdev)
|
|
3434 |
netif_start_queue(dev);
|
|
3435 |
}
|
|
3436 |
|
|
3437 |
|
|
3438 |
static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
|
|
3439 |
void __iomem *ioaddr)
|
|
3440 |
{
|
|
3441 |
/*
|
|
3442 |
* Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
|
|
3443 |
* register to be written before TxDescAddrLow to work.
|
|
3444 |
* Switching from MMIO to I/O access fixes the issue as well.
|
|
3445 |
*/
|
|
3446 |
RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
|
|
3447 |
RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
|
|
3448 |
RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
|
|
3449 |
RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
|
|
3450 |
}
|
|
3451 |
|
|
3452 |
static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
|
|
3453 |
{
|
|
3454 |
u16 cmd;
|
|
3455 |
|
|
3456 |
cmd = RTL_R16(CPlusCmd);
|
|
3457 |
RTL_W16(CPlusCmd, cmd);
|
|
3458 |
return cmd;
|
|
3459 |
}
|
|
3460 |
|
|
3461 |
static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
|
|
3462 |
{
|
|
3463 |
/* Low hurts. Let's disable the filtering. */
|
|
3464 |
RTL_W16(RxMaxSize, rx_buf_sz + 1);
|
|
3465 |
}
|
|
3466 |
|
|
3467 |
static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
|
|
3468 |
{
|
|
3469 |
static const struct {
|
|
3470 |
u32 mac_version;
|
|
3471 |
u32 clk;
|
|
3472 |
u32 val;
|
|
3473 |
} cfg2_info [] = {
|
|
3474 |
{ RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
|
|
3475 |
{ RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
|
|
3476 |
{ RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
|
|
3477 |
{ RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
|
|
3478 |
}, *p = cfg2_info;
|
|
3479 |
unsigned int i;
|
|
3480 |
u32 clk;
|
|
3481 |
|
|
3482 |
clk = RTL_R8(Config2) & PCI_Clock_66MHz;
|
|
3483 |
for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
|
|
3484 |
if ((p->mac_version == mac_version) && (p->clk == clk)) {
|
|
3485 |
RTL_W32(0x7c, p->val);
|
|
3486 |
break;
|
|
3487 |
}
|
|
3488 |
}
|
|
3489 |
}
|
|
3490 |
|
|
3491 |
static void rtl_hw_start_8169(struct net_device *dev)
|
|
3492 |
{
|
|
3493 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3494 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
3495 |
struct pci_dev *pdev = tp->pci_dev;
|
|
3496 |
|
|
3497 |
if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
|
|
3498 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
|
|
3499 |
pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
|
|
3500 |
}
|
|
3501 |
|
|
3502 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
3503 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
|
|
3504 |
(tp->mac_version == RTL_GIGA_MAC_VER_02) ||
|
|
3505 |
(tp->mac_version == RTL_GIGA_MAC_VER_03) ||
|
|
3506 |
(tp->mac_version == RTL_GIGA_MAC_VER_04))
|
|
3507 |
RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
|
|
3508 |
|
|
3509 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3510 |
|
|
3511 |
rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
|
|
3512 |
|
|
3513 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
|
|
3514 |
(tp->mac_version == RTL_GIGA_MAC_VER_02) ||
|
|
3515 |
(tp->mac_version == RTL_GIGA_MAC_VER_03) ||
|
|
3516 |
(tp->mac_version == RTL_GIGA_MAC_VER_04))
|
|
3517 |
rtl_set_rx_tx_config_registers(tp);
|
|
3518 |
|
|
3519 |
tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
|
|
3520 |
|
|
3521 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
|
|
3522 |
(tp->mac_version == RTL_GIGA_MAC_VER_03)) {
|
|
3523 |
dprintk("Set MAC Reg C+CR Offset 0xE0. "
|
|
3524 |
"Bit-3 and bit-14 MUST be 1\n");
|
|
3525 |
tp->cp_cmd |= (1 << 14);
|
|
3526 |
}
|
|
3527 |
|
|
3528 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
3529 |
|
|
3530 |
rtl8169_set_magic_reg(ioaddr, tp->mac_version);
|
|
3531 |
|
|
3532 |
/*
|
|
3533 |
* Undocumented corner. Supposedly:
|
|
3534 |
* (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
|
|
3535 |
*/
|
|
3536 |
RTL_W16(IntrMitigate, 0x0000);
|
|
3537 |
|
|
3538 |
rtl_set_rx_tx_desc_registers(tp, ioaddr);
|
|
3539 |
|
|
3540 |
if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
|
|
3541 |
(tp->mac_version != RTL_GIGA_MAC_VER_02) &&
|
|
3542 |
(tp->mac_version != RTL_GIGA_MAC_VER_03) &&
|
|
3543 |
(tp->mac_version != RTL_GIGA_MAC_VER_04)) {
|
|
3544 |
RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
|
|
3545 |
rtl_set_rx_tx_config_registers(tp);
|
|
3546 |
}
|
|
3547 |
|
|
3548 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
3549 |
|
|
3550 |
/* Initially a 10 us delay. Turned it into a PCI commit. - FR */
|
|
3551 |
RTL_R8(IntrMask);
|
|
3552 |
|
|
3553 |
RTL_W32(RxMissed, 0);
|
|
3554 |
|
|
3555 |
rtl_set_rx_mode(dev);
|
|
3556 |
|
|
3557 |
/* no early-rx interrupts */
|
|
3558 |
RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
|
|
3559 |
|
|
3560 |
/* Enable all known interrupts by setting the interrupt mask. */
|
|
3561 |
if (!tp->ecdev)
|
|
3562 |
RTL_W16(IntrMask, tp->intr_event);
|
|
3563 |
}
|
|
3564 |
|
|
3565 |
static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
|
|
3566 |
{
|
|
3567 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
3568 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3569 |
int cap = tp->pcie_cap;
|
|
3570 |
|
|
3571 |
if (cap) {
|
|
3572 |
u16 ctl;
|
|
3573 |
|
|
3574 |
pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
|
|
3575 |
ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
|
|
3576 |
pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
|
|
3577 |
}
|
|
3578 |
}
|
|
3579 |
|
|
3580 |
static void rtl_csi_access_enable(void __iomem *ioaddr)
|
|
3581 |
{
|
|
3582 |
u32 csi;
|
|
3583 |
|
|
3584 |
csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
|
|
3585 |
rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
|
|
3586 |
}
|
|
3587 |
|
|
3588 |
struct ephy_info {
|
|
3589 |
unsigned int offset;
|
|
3590 |
u16 mask;
|
|
3591 |
u16 bits;
|
|
3592 |
};
|
|
3593 |
|
|
3594 |
static void rtl_ephy_init(void __iomem *ioaddr, const struct ephy_info *e, int len)
|
|
3595 |
{
|
|
3596 |
u16 w;
|
|
3597 |
|
|
3598 |
while (len-- > 0) {
|
|
3599 |
w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
|
|
3600 |
rtl_ephy_write(ioaddr, e->offset, w);
|
|
3601 |
e++;
|
|
3602 |
}
|
|
3603 |
}
|
|
3604 |
|
|
3605 |
static void rtl_disable_clock_request(struct pci_dev *pdev)
|
|
3606 |
{
|
|
3607 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
3608 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3609 |
int cap = tp->pcie_cap;
|
|
3610 |
|
|
3611 |
if (cap) {
|
|
3612 |
u16 ctl;
|
|
3613 |
|
|
3614 |
pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
|
|
3615 |
ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
|
|
3616 |
pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
|
|
3617 |
}
|
|
3618 |
}
|
|
3619 |
|
|
3620 |
#define R8168_CPCMD_QUIRK_MASK (\
|
|
3621 |
EnableBist | \
|
|
3622 |
Mac_dbgo_oe | \
|
|
3623 |
Force_half_dup | \
|
|
3624 |
Force_rxflow_en | \
|
|
3625 |
Force_txflow_en | \
|
|
3626 |
Cxpl_dbg_sel | \
|
|
3627 |
ASF | \
|
|
3628 |
PktCntrDisable | \
|
|
3629 |
Mac_dbgo_sel)
|
|
3630 |
|
|
3631 |
static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3632 |
{
|
|
3633 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3634 |
|
|
3635 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
|
|
3636 |
|
|
3637 |
rtl_tx_performance_tweak(pdev,
|
|
3638 |
(0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
|
|
3639 |
}
|
|
3640 |
|
|
3641 |
static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3642 |
{
|
|
3643 |
rtl_hw_start_8168bb(ioaddr, pdev);
|
|
3644 |
|
|
3645 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3646 |
|
|
3647 |
RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
|
|
3648 |
}
|
|
3649 |
|
|
3650 |
static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3651 |
{
|
|
3652 |
RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
|
|
3653 |
|
|
3654 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3655 |
|
|
3656 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3657 |
|
|
3658 |
rtl_disable_clock_request(pdev);
|
|
3659 |
|
|
3660 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
|
|
3661 |
}
|
|
3662 |
|
|
3663 |
static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3664 |
{
|
|
3665 |
static const struct ephy_info e_info_8168cp[] = {
|
|
3666 |
{ 0x01, 0, 0x0001 },
|
|
3667 |
{ 0x02, 0x0800, 0x1000 },
|
|
3668 |
{ 0x03, 0, 0x0042 },
|
|
3669 |
{ 0x06, 0x0080, 0x0000 },
|
|
3670 |
{ 0x07, 0, 0x2000 }
|
|
3671 |
};
|
|
3672 |
|
|
3673 |
rtl_csi_access_enable(ioaddr);
|
|
3674 |
|
|
3675 |
rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
|
|
3676 |
|
|
3677 |
__rtl_hw_start_8168cp(ioaddr, pdev);
|
|
3678 |
}
|
|
3679 |
|
|
3680 |
static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3681 |
{
|
|
3682 |
rtl_csi_access_enable(ioaddr);
|
|
3683 |
|
|
3684 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3685 |
|
|
3686 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3687 |
|
|
3688 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
|
|
3689 |
}
|
|
3690 |
|
|
3691 |
static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3692 |
{
|
|
3693 |
rtl_csi_access_enable(ioaddr);
|
|
3694 |
|
|
3695 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3696 |
|
|
3697 |
/* Magic. */
|
|
3698 |
RTL_W8(DBG_REG, 0x20);
|
|
3699 |
|
|
3700 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3701 |
|
|
3702 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3703 |
|
|
3704 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
|
|
3705 |
}
|
|
3706 |
|
|
3707 |
static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3708 |
{
|
|
3709 |
static const struct ephy_info e_info_8168c_1[] = {
|
|
3710 |
{ 0x02, 0x0800, 0x1000 },
|
|
3711 |
{ 0x03, 0, 0x0002 },
|
|
3712 |
{ 0x06, 0x0080, 0x0000 }
|
|
3713 |
};
|
|
3714 |
|
|
3715 |
rtl_csi_access_enable(ioaddr);
|
|
3716 |
|
|
3717 |
RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
|
|
3718 |
|
|
3719 |
rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
|
|
3720 |
|
|
3721 |
__rtl_hw_start_8168cp(ioaddr, pdev);
|
|
3722 |
}
|
|
3723 |
|
|
3724 |
static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3725 |
{
|
|
3726 |
static const struct ephy_info e_info_8168c_2[] = {
|
|
3727 |
{ 0x01, 0, 0x0001 },
|
|
3728 |
{ 0x03, 0x0400, 0x0220 }
|
|
3729 |
};
|
|
3730 |
|
|
3731 |
rtl_csi_access_enable(ioaddr);
|
|
3732 |
|
|
3733 |
rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
|
|
3734 |
|
|
3735 |
__rtl_hw_start_8168cp(ioaddr, pdev);
|
|
3736 |
}
|
|
3737 |
|
|
3738 |
static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3739 |
{
|
|
3740 |
rtl_hw_start_8168c_2(ioaddr, pdev);
|
|
3741 |
}
|
|
3742 |
|
|
3743 |
static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3744 |
{
|
|
3745 |
rtl_csi_access_enable(ioaddr);
|
|
3746 |
|
|
3747 |
__rtl_hw_start_8168cp(ioaddr, pdev);
|
|
3748 |
}
|
|
3749 |
|
|
3750 |
static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3751 |
{
|
|
3752 |
rtl_csi_access_enable(ioaddr);
|
|
3753 |
|
|
3754 |
rtl_disable_clock_request(pdev);
|
|
3755 |
|
|
3756 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3757 |
|
|
3758 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3759 |
|
|
3760 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
|
|
3761 |
}
|
|
3762 |
|
|
3763 |
static void rtl_hw_start_8168(struct net_device *dev)
|
|
3764 |
{
|
|
3765 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3766 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
3767 |
struct pci_dev *pdev = tp->pci_dev;
|
|
3768 |
|
|
3769 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
3770 |
|
|
3771 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3772 |
|
|
3773 |
rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
|
|
3774 |
|
|
3775 |
tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
|
|
3776 |
|
|
3777 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
3778 |
|
|
3779 |
RTL_W16(IntrMitigate, 0x5151);
|
|
3780 |
|
|
3781 |
/* Work around for RxFIFO overflow. */
|
|
3782 |
if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
|
|
3783 |
tp->intr_event |= RxFIFOOver | PCSTimeout;
|
|
3784 |
tp->intr_event &= ~RxOverflow;
|
|
3785 |
}
|
|
3786 |
|
|
3787 |
rtl_set_rx_tx_desc_registers(tp, ioaddr);
|
|
3788 |
|
|
3789 |
rtl_set_rx_mode(dev);
|
|
3790 |
|
|
3791 |
RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
|
|
3792 |
(InterFrameGap << TxInterFrameGapShift));
|
|
3793 |
|
|
3794 |
RTL_R8(IntrMask);
|
|
3795 |
|
|
3796 |
switch (tp->mac_version) {
|
|
3797 |
case RTL_GIGA_MAC_VER_11:
|
|
3798 |
rtl_hw_start_8168bb(ioaddr, pdev);
|
|
3799 |
break;
|
|
3800 |
|
|
3801 |
case RTL_GIGA_MAC_VER_12:
|
|
3802 |
case RTL_GIGA_MAC_VER_17:
|
|
3803 |
rtl_hw_start_8168bef(ioaddr, pdev);
|
|
3804 |
break;
|
|
3805 |
|
|
3806 |
case RTL_GIGA_MAC_VER_18:
|
|
3807 |
rtl_hw_start_8168cp_1(ioaddr, pdev);
|
|
3808 |
break;
|
|
3809 |
|
|
3810 |
case RTL_GIGA_MAC_VER_19:
|
|
3811 |
rtl_hw_start_8168c_1(ioaddr, pdev);
|
|
3812 |
break;
|
|
3813 |
|
|
3814 |
case RTL_GIGA_MAC_VER_20:
|
|
3815 |
rtl_hw_start_8168c_2(ioaddr, pdev);
|
|
3816 |
break;
|
|
3817 |
|
|
3818 |
case RTL_GIGA_MAC_VER_21:
|
|
3819 |
rtl_hw_start_8168c_3(ioaddr, pdev);
|
|
3820 |
break;
|
|
3821 |
|
|
3822 |
case RTL_GIGA_MAC_VER_22:
|
|
3823 |
rtl_hw_start_8168c_4(ioaddr, pdev);
|
|
3824 |
break;
|
|
3825 |
|
|
3826 |
case RTL_GIGA_MAC_VER_23:
|
|
3827 |
rtl_hw_start_8168cp_2(ioaddr, pdev);
|
|
3828 |
break;
|
|
3829 |
|
|
3830 |
case RTL_GIGA_MAC_VER_24:
|
|
3831 |
rtl_hw_start_8168cp_3(ioaddr, pdev);
|
|
3832 |
break;
|
|
3833 |
|
|
3834 |
case RTL_GIGA_MAC_VER_25:
|
|
3835 |
case RTL_GIGA_MAC_VER_26:
|
|
3836 |
case RTL_GIGA_MAC_VER_27:
|
|
3837 |
rtl_hw_start_8168d(ioaddr, pdev);
|
|
3838 |
break;
|
|
3839 |
|
|
3840 |
default:
|
|
3841 |
printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
|
|
3842 |
dev->name, tp->mac_version);
|
|
3843 |
break;
|
|
3844 |
}
|
|
3845 |
|
|
3846 |
RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
|
|
3847 |
|
|
3848 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
3849 |
|
|
3850 |
RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
|
|
3851 |
|
|
3852 |
if (!tp->ecdev)
|
|
3853 |
RTL_W16(IntrMask, tp->intr_event);
|
|
3854 |
}
|
|
3855 |
|
|
3856 |
#define R810X_CPCMD_QUIRK_MASK (\
|
|
3857 |
EnableBist | \
|
|
3858 |
Mac_dbgo_oe | \
|
|
3859 |
Force_half_dup | \
|
|
3860 |
Force_rxflow_en | \
|
|
3861 |
Force_txflow_en | \
|
|
3862 |
Cxpl_dbg_sel | \
|
|
3863 |
ASF | \
|
|
3864 |
PktCntrDisable | \
|
|
3865 |
PCIDAC | \
|
|
3866 |
PCIMulRW)
|
|
3867 |
|
|
3868 |
static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3869 |
{
|
|
3870 |
static const struct ephy_info e_info_8102e_1[] = {
|
|
3871 |
{ 0x01, 0, 0x6e65 },
|
|
3872 |
{ 0x02, 0, 0x091f },
|
|
3873 |
{ 0x03, 0, 0xc2f9 },
|
|
3874 |
{ 0x06, 0, 0xafb5 },
|
|
3875 |
{ 0x07, 0, 0x0e00 },
|
|
3876 |
{ 0x19, 0, 0xec80 },
|
|
3877 |
{ 0x01, 0, 0x2e65 },
|
|
3878 |
{ 0x01, 0, 0x6e65 }
|
|
3879 |
};
|
|
3880 |
u8 cfg1;
|
|
3881 |
|
|
3882 |
rtl_csi_access_enable(ioaddr);
|
|
3883 |
|
|
3884 |
RTL_W8(DBG_REG, FIX_NAK_1);
|
|
3885 |
|
|
3886 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3887 |
|
|
3888 |
RTL_W8(Config1,
|
|
3889 |
LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
|
|
3890 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3891 |
|
|
3892 |
cfg1 = RTL_R8(Config1);
|
|
3893 |
if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
|
|
3894 |
RTL_W8(Config1, cfg1 & ~LEDS0);
|
|
3895 |
|
|
3896 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
|
|
3897 |
|
|
3898 |
rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
|
|
3899 |
}
|
|
3900 |
|
|
3901 |
static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3902 |
{
|
|
3903 |
rtl_csi_access_enable(ioaddr);
|
|
3904 |
|
|
3905 |
rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
|
|
3906 |
|
|
3907 |
RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
|
|
3908 |
RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
|
|
3909 |
|
|
3910 |
RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
|
|
3911 |
}
|
|
3912 |
|
|
3913 |
static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
|
|
3914 |
{
|
|
3915 |
rtl_hw_start_8102e_2(ioaddr, pdev);
|
|
3916 |
|
|
3917 |
rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
|
|
3918 |
}
|
|
3919 |
|
|
3920 |
static void rtl_hw_start_8101(struct net_device *dev)
|
|
3921 |
{
|
|
3922 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3923 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
3924 |
struct pci_dev *pdev = tp->pci_dev;
|
|
3925 |
|
|
3926 |
if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
|
|
3927 |
(tp->mac_version == RTL_GIGA_MAC_VER_16)) {
|
|
3928 |
int cap = tp->pcie_cap;
|
|
3929 |
|
|
3930 |
if (cap) {
|
|
3931 |
pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
|
|
3932 |
PCI_EXP_DEVCTL_NOSNOOP_EN);
|
|
3933 |
}
|
|
3934 |
}
|
|
3935 |
|
|
3936 |
switch (tp->mac_version) {
|
|
3937 |
case RTL_GIGA_MAC_VER_07:
|
|
3938 |
rtl_hw_start_8102e_1(ioaddr, pdev);
|
|
3939 |
break;
|
|
3940 |
|
|
3941 |
case RTL_GIGA_MAC_VER_08:
|
|
3942 |
rtl_hw_start_8102e_3(ioaddr, pdev);
|
|
3943 |
break;
|
|
3944 |
|
|
3945 |
case RTL_GIGA_MAC_VER_09:
|
|
3946 |
rtl_hw_start_8102e_2(ioaddr, pdev);
|
|
3947 |
break;
|
|
3948 |
}
|
|
3949 |
|
|
3950 |
RTL_W8(Cfg9346, Cfg9346_Unlock);
|
|
3951 |
|
|
3952 |
RTL_W8(EarlyTxThres, EarlyTxThld);
|
|
3953 |
|
|
3954 |
rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
|
|
3955 |
|
|
3956 |
tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
|
|
3957 |
|
|
3958 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
3959 |
|
|
3960 |
RTL_W16(IntrMitigate, 0x0000);
|
|
3961 |
|
|
3962 |
rtl_set_rx_tx_desc_registers(tp, ioaddr);
|
|
3963 |
|
|
3964 |
RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
|
|
3965 |
rtl_set_rx_tx_config_registers(tp);
|
|
3966 |
|
|
3967 |
RTL_W8(Cfg9346, Cfg9346_Lock);
|
|
3968 |
|
|
3969 |
RTL_R8(IntrMask);
|
|
3970 |
|
|
3971 |
rtl_set_rx_mode(dev);
|
|
3972 |
|
|
3973 |
RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
|
|
3974 |
|
|
3975 |
RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
|
|
3976 |
|
|
3977 |
if (!tp->ecdev)
|
|
3978 |
RTL_W16(IntrMask, tp->intr_event);
|
|
3979 |
}
|
|
3980 |
|
|
3981 |
static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
|
|
3982 |
{
|
|
3983 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
3984 |
int ret = 0;
|
|
3985 |
|
|
3986 |
if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
|
|
3987 |
return -EINVAL;
|
|
3988 |
|
|
3989 |
dev->mtu = new_mtu;
|
|
3990 |
|
|
3991 |
if (!netif_running(dev))
|
|
3992 |
goto out;
|
|
3993 |
|
|
3994 |
rtl8169_down(dev);
|
|
3995 |
|
|
3996 |
rtl8169_set_rxbufsize(tp, dev->mtu);
|
|
3997 |
|
|
3998 |
ret = rtl8169_init_ring(dev);
|
|
3999 |
if (ret < 0)
|
|
4000 |
goto out;
|
|
4001 |
|
|
4002 |
napi_enable(&tp->napi);
|
|
4003 |
|
|
4004 |
rtl_hw_start(dev);
|
|
4005 |
|
|
4006 |
rtl8169_request_timer(dev);
|
|
4007 |
|
|
4008 |
out:
|
|
4009 |
return ret;
|
|
4010 |
}
|
|
4011 |
|
|
4012 |
static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
|
|
4013 |
{
|
|
4014 |
desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
|
|
4015 |
desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
|
|
4016 |
}
|
|
4017 |
|
|
4018 |
static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
|
|
4019 |
struct sk_buff **sk_buff, struct RxDesc *desc)
|
|
4020 |
{
|
|
4021 |
struct pci_dev *pdev = tp->pci_dev;
|
|
4022 |
|
|
4023 |
pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
|
|
4024 |
PCI_DMA_FROMDEVICE);
|
|
4025 |
dev_kfree_skb(*sk_buff);
|
|
4026 |
*sk_buff = NULL;
|
|
4027 |
rtl8169_make_unusable_by_asic(desc);
|
|
4028 |
}
|
|
4029 |
|
|
4030 |
static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
|
|
4031 |
{
|
|
4032 |
u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
|
|
4033 |
|
|
4034 |
desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
|
|
4035 |
}
|
|
4036 |
|
|
4037 |
static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
|
|
4038 |
u32 rx_buf_sz)
|
|
4039 |
{
|
|
4040 |
desc->addr = cpu_to_le64(mapping);
|
|
4041 |
wmb();
|
|
4042 |
rtl8169_mark_to_asic(desc, rx_buf_sz);
|
|
4043 |
}
|
|
4044 |
|
|
4045 |
static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
|
|
4046 |
struct net_device *dev,
|
|
4047 |
struct RxDesc *desc, int rx_buf_sz,
|
|
4048 |
unsigned int align, gfp_t gfp)
|
|
4049 |
{
|
|
4050 |
struct sk_buff *skb;
|
|
4051 |
dma_addr_t mapping;
|
|
4052 |
unsigned int pad;
|
|
4053 |
|
|
4054 |
pad = align ? align : NET_IP_ALIGN;
|
|
4055 |
|
|
4056 |
skb = __netdev_alloc_skb(dev, rx_buf_sz + pad, gfp);
|
|
4057 |
if (!skb)
|
|
4058 |
goto err_out;
|
|
4059 |
|
|
4060 |
skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
|
|
4061 |
|
|
4062 |
mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
|
|
4063 |
PCI_DMA_FROMDEVICE);
|
|
4064 |
|
|
4065 |
rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
|
|
4066 |
out:
|
|
4067 |
return skb;
|
|
4068 |
|
|
4069 |
err_out:
|
|
4070 |
rtl8169_make_unusable_by_asic(desc);
|
|
4071 |
goto out;
|
|
4072 |
}
|
|
4073 |
|
|
4074 |
static void rtl8169_rx_clear(struct rtl8169_private *tp)
|
|
4075 |
{
|
|
4076 |
unsigned int i;
|
|
4077 |
|
|
4078 |
for (i = 0; i < NUM_RX_DESC; i++) {
|
|
4079 |
if (tp->Rx_skbuff[i]) {
|
|
4080 |
rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
|
|
4081 |
tp->RxDescArray + i);
|
|
4082 |
}
|
|
4083 |
}
|
|
4084 |
}
|
|
4085 |
|
|
4086 |
static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
|
|
4087 |
u32 start, u32 end, gfp_t gfp)
|
|
4088 |
{
|
|
4089 |
u32 cur;
|
|
4090 |
|
|
4091 |
for (cur = start; end - cur != 0; cur++) {
|
|
4092 |
struct sk_buff *skb;
|
|
4093 |
unsigned int i = cur % NUM_RX_DESC;
|
|
4094 |
|
|
4095 |
WARN_ON((s32)(end - cur) < 0);
|
|
4096 |
|
|
4097 |
if (tp->Rx_skbuff[i])
|
|
4098 |
continue;
|
|
4099 |
|
|
4100 |
skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
|
|
4101 |
tp->RxDescArray + i,
|
|
4102 |
tp->rx_buf_sz, tp->align, gfp);
|
|
4103 |
if (!skb)
|
|
4104 |
break;
|
|
4105 |
|
|
4106 |
tp->Rx_skbuff[i] = skb;
|
|
4107 |
}
|
|
4108 |
return cur - start;
|
|
4109 |
}
|
|
4110 |
|
|
4111 |
static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
|
|
4112 |
{
|
|
4113 |
desc->opts1 |= cpu_to_le32(RingEnd);
|
|
4114 |
}
|
|
4115 |
|
|
4116 |
static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
|
|
4117 |
{
|
|
4118 |
tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
|
|
4119 |
}
|
|
4120 |
|
|
4121 |
static int rtl8169_init_ring(struct net_device *dev)
|
|
4122 |
{
|
|
4123 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4124 |
|
|
4125 |
rtl8169_init_ring_indexes(tp);
|
|
4126 |
|
|
4127 |
memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
|
|
4128 |
memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
|
|
4129 |
|
|
4130 |
if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC, GFP_KERNEL) != NUM_RX_DESC)
|
|
4131 |
goto err_out;
|
|
4132 |
|
|
4133 |
rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
|
|
4134 |
|
|
4135 |
return 0;
|
|
4136 |
|
|
4137 |
err_out:
|
|
4138 |
rtl8169_rx_clear(tp);
|
|
4139 |
return -ENOMEM;
|
|
4140 |
}
|
|
4141 |
|
|
4142 |
static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
|
|
4143 |
struct TxDesc *desc)
|
|
4144 |
{
|
|
4145 |
unsigned int len = tx_skb->len;
|
|
4146 |
|
|
4147 |
pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
|
|
4148 |
desc->opts1 = 0x00;
|
|
4149 |
desc->opts2 = 0x00;
|
|
4150 |
desc->addr = 0x00;
|
|
4151 |
tx_skb->len = 0;
|
|
4152 |
}
|
|
4153 |
|
|
4154 |
static void rtl8169_tx_clear(struct rtl8169_private *tp)
|
|
4155 |
{
|
|
4156 |
unsigned int i;
|
|
4157 |
|
|
4158 |
for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
|
|
4159 |
unsigned int entry = i % NUM_TX_DESC;
|
|
4160 |
struct ring_info *tx_skb = tp->tx_skb + entry;
|
|
4161 |
unsigned int len = tx_skb->len;
|
|
4162 |
|
|
4163 |
if (len) {
|
|
4164 |
struct sk_buff *skb = tx_skb->skb;
|
|
4165 |
|
|
4166 |
rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
|
|
4167 |
tp->TxDescArray + entry);
|
|
4168 |
if (skb) {
|
|
4169 |
if (!tp->ecdev)
|
|
4170 |
dev_kfree_skb(skb);
|
|
4171 |
tx_skb->skb = NULL;
|
|
4172 |
}
|
|
4173 |
tp->dev->stats.tx_dropped++;
|
|
4174 |
}
|
|
4175 |
}
|
|
4176 |
tp->cur_tx = tp->dirty_tx = 0;
|
|
4177 |
}
|
|
4178 |
|
|
4179 |
static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
|
|
4180 |
{
|
|
4181 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4182 |
|
|
4183 |
PREPARE_DELAYED_WORK(&tp->task, task);
|
|
4184 |
schedule_delayed_work(&tp->task, 4);
|
|
4185 |
}
|
|
4186 |
|
|
4187 |
static void rtl8169_wait_for_quiescence(struct net_device *dev)
|
|
4188 |
{
|
|
4189 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4190 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4191 |
|
|
4192 |
synchronize_irq(dev->irq);
|
|
4193 |
|
|
4194 |
/* Wait for any pending NAPI task to complete */
|
|
4195 |
napi_disable(&tp->napi);
|
|
4196 |
|
|
4197 |
rtl8169_irq_mask_and_ack(ioaddr);
|
|
4198 |
|
|
4199 |
tp->intr_mask = 0xffff;
|
|
4200 |
RTL_W16(IntrMask, tp->intr_event);
|
|
4201 |
napi_enable(&tp->napi);
|
|
4202 |
}
|
|
4203 |
|
|
4204 |
static void rtl8169_reinit_task(struct work_struct *work)
|
|
4205 |
{
|
|
4206 |
struct rtl8169_private *tp =
|
|
4207 |
container_of(work, struct rtl8169_private, task.work);
|
|
4208 |
struct net_device *dev = tp->dev;
|
|
4209 |
int ret;
|
|
4210 |
|
|
4211 |
rtnl_lock();
|
|
4212 |
|
|
4213 |
if (!netif_running(dev))
|
|
4214 |
goto out_unlock;
|
|
4215 |
|
|
4216 |
rtl8169_wait_for_quiescence(dev);
|
|
4217 |
rtl8169_close(dev);
|
|
4218 |
|
|
4219 |
ret = rtl8169_open(dev);
|
|
4220 |
if (unlikely(ret < 0)) {
|
|
4221 |
if (net_ratelimit())
|
|
4222 |
netif_err(tp, drv, dev,
|
|
4223 |
"reinit failure (status = %d). Rescheduling\n",
|
|
4224 |
ret);
|
|
4225 |
rtl8169_schedule_work(dev, rtl8169_reinit_task);
|
|
4226 |
}
|
|
4227 |
|
|
4228 |
out_unlock:
|
|
4229 |
rtnl_unlock();
|
|
4230 |
}
|
|
4231 |
|
|
4232 |
static void rtl8169_reset_task(struct work_struct *work)
|
|
4233 |
{
|
|
4234 |
struct rtl8169_private *tp =
|
|
4235 |
container_of(work, struct rtl8169_private, task.work);
|
|
4236 |
struct net_device *dev = tp->dev;
|
|
4237 |
|
|
4238 |
rtnl_lock();
|
|
4239 |
|
|
4240 |
if (!netif_running(dev))
|
|
4241 |
goto out_unlock;
|
|
4242 |
|
|
4243 |
rtl8169_wait_for_quiescence(dev);
|
|
4244 |
|
|
4245 |
rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
|
|
4246 |
rtl8169_tx_clear(tp);
|
|
4247 |
|
|
4248 |
if (tp->dirty_rx == tp->cur_rx) {
|
|
4249 |
rtl8169_init_ring_indexes(tp);
|
|
4250 |
rtl_hw_start(dev);
|
|
4251 |
netif_wake_queue(dev);
|
|
4252 |
rtl8169_check_link_status(dev, tp, tp->mmio_addr);
|
|
4253 |
} else {
|
|
4254 |
if (net_ratelimit())
|
|
4255 |
netif_emerg(tp, intr, dev, "Rx buffers shortage\n");
|
|
4256 |
rtl8169_schedule_work(dev, rtl8169_reset_task);
|
|
4257 |
}
|
|
4258 |
|
|
4259 |
out_unlock:
|
|
4260 |
rtnl_unlock();
|
|
4261 |
}
|
|
4262 |
|
|
4263 |
static void rtl8169_tx_timeout(struct net_device *dev)
|
|
4264 |
{
|
|
4265 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4266 |
|
|
4267 |
if (tp->ecdev)
|
|
4268 |
return;
|
|
4269 |
|
|
4270 |
rtl8169_hw_reset(tp->mmio_addr);
|
|
4271 |
|
|
4272 |
/* Let's wait a bit while any (async) irq lands on */
|
|
4273 |
rtl8169_schedule_work(dev, rtl8169_reset_task);
|
|
4274 |
}
|
|
4275 |
|
|
4276 |
static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
|
|
4277 |
u32 opts1)
|
|
4278 |
{
|
|
4279 |
struct skb_shared_info *info = skb_shinfo(skb);
|
|
4280 |
unsigned int cur_frag, entry;
|
|
4281 |
struct TxDesc * uninitialized_var(txd);
|
|
4282 |
|
|
4283 |
entry = tp->cur_tx;
|
|
4284 |
for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
|
|
4285 |
skb_frag_t *frag = info->frags + cur_frag;
|
|
4286 |
dma_addr_t mapping;
|
|
4287 |
u32 status, len;
|
|
4288 |
void *addr;
|
|
4289 |
|
|
4290 |
entry = (entry + 1) % NUM_TX_DESC;
|
|
4291 |
|
|
4292 |
txd = tp->TxDescArray + entry;
|
|
4293 |
len = frag->size;
|
|
4294 |
addr = ((void *) page_address(frag->page)) + frag->page_offset;
|
|
4295 |
mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
|
|
4296 |
|
|
4297 |
/* anti gcc 2.95.3 bugware (sic) */
|
|
4298 |
status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
|
|
4299 |
|
|
4300 |
txd->opts1 = cpu_to_le32(status);
|
|
4301 |
txd->addr = cpu_to_le64(mapping);
|
|
4302 |
|
|
4303 |
tp->tx_skb[entry].len = len;
|
|
4304 |
}
|
|
4305 |
|
|
4306 |
if (cur_frag) {
|
|
4307 |
tp->tx_skb[entry].skb = skb;
|
|
4308 |
txd->opts1 |= cpu_to_le32(LastFrag);
|
|
4309 |
}
|
|
4310 |
|
|
4311 |
return cur_frag;
|
|
4312 |
}
|
|
4313 |
|
|
4314 |
static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
|
|
4315 |
{
|
|
4316 |
if (dev->features & NETIF_F_TSO) {
|
|
4317 |
u32 mss = skb_shinfo(skb)->gso_size;
|
|
4318 |
|
|
4319 |
if (mss)
|
|
4320 |
return LargeSend | ((mss & MSSMask) << MSSShift);
|
|
4321 |
}
|
|
4322 |
if (skb->ip_summed == CHECKSUM_PARTIAL) {
|
|
4323 |
const struct iphdr *ip = ip_hdr(skb);
|
|
4324 |
|
|
4325 |
if (ip->protocol == IPPROTO_TCP)
|
|
4326 |
return IPCS | TCPCS;
|
|
4327 |
else if (ip->protocol == IPPROTO_UDP)
|
|
4328 |
return IPCS | UDPCS;
|
|
4329 |
WARN_ON(1); /* we need a WARN() */
|
|
4330 |
}
|
|
4331 |
return 0;
|
|
4332 |
}
|
|
4333 |
|
|
4334 |
static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
|
|
4335 |
struct net_device *dev)
|
|
4336 |
{
|
|
4337 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4338 |
unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
|
|
4339 |
struct TxDesc *txd = tp->TxDescArray + entry;
|
|
4340 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4341 |
dma_addr_t mapping;
|
|
4342 |
u32 status, len;
|
|
4343 |
u32 opts1;
|
|
4344 |
|
|
4345 |
if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
|
|
4346 |
netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
|
|
4347 |
goto err_stop;
|
|
4348 |
}
|
|
4349 |
|
|
4350 |
if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
|
|
4351 |
goto err_stop;
|
|
4352 |
|
|
4353 |
opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
|
|
4354 |
|
|
4355 |
frags = rtl8169_xmit_frags(tp, skb, opts1);
|
|
4356 |
if (frags) {
|
|
4357 |
len = skb_headlen(skb);
|
|
4358 |
opts1 |= FirstFrag;
|
|
4359 |
} else {
|
|
4360 |
len = skb->len;
|
|
4361 |
opts1 |= FirstFrag | LastFrag;
|
|
4362 |
tp->tx_skb[entry].skb = skb;
|
|
4363 |
}
|
|
4364 |
|
|
4365 |
mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
|
|
4366 |
|
|
4367 |
tp->tx_skb[entry].len = len;
|
|
4368 |
txd->addr = cpu_to_le64(mapping);
|
|
4369 |
txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
|
|
4370 |
|
|
4371 |
wmb();
|
|
4372 |
|
|
4373 |
/* anti gcc 2.95.3 bugware (sic) */
|
|
4374 |
status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
|
|
4375 |
txd->opts1 = cpu_to_le32(status);
|
|
4376 |
|
|
4377 |
tp->cur_tx += frags + 1;
|
|
4378 |
|
|
4379 |
wmb();
|
|
4380 |
|
|
4381 |
RTL_W8(TxPoll, NPQ); /* set polling bit */
|
|
4382 |
|
|
4383 |
if (!tp->ecdev && TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
|
|
4384 |
netif_stop_queue(dev);
|
|
4385 |
smp_rmb();
|
|
4386 |
if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
|
|
4387 |
netif_wake_queue(dev);
|
|
4388 |
}
|
|
4389 |
|
|
4390 |
return NETDEV_TX_OK;
|
|
4391 |
|
|
4392 |
err_stop:
|
|
4393 |
if (!tp->ecdev)
|
|
4394 |
netif_stop_queue(dev);
|
|
4395 |
dev->stats.tx_dropped++;
|
|
4396 |
return NETDEV_TX_BUSY;
|
|
4397 |
}
|
|
4398 |
|
|
4399 |
static void rtl8169_pcierr_interrupt(struct net_device *dev)
|
|
4400 |
{
|
|
4401 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4402 |
struct pci_dev *pdev = tp->pci_dev;
|
|
4403 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4404 |
u16 pci_status, pci_cmd;
|
|
4405 |
|
|
4406 |
pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
|
|
4407 |
pci_read_config_word(pdev, PCI_STATUS, &pci_status);
|
|
4408 |
|
|
4409 |
netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
|
|
4410 |
pci_cmd, pci_status);
|
|
4411 |
|
|
4412 |
/*
|
|
4413 |
* The recovery sequence below admits a very elaborated explanation:
|
|
4414 |
* - it seems to work;
|
|
4415 |
* - I did not see what else could be done;
|
|
4416 |
* - it makes iop3xx happy.
|
|
4417 |
*
|
|
4418 |
* Feel free to adjust to your needs.
|
|
4419 |
*/
|
|
4420 |
if (pdev->broken_parity_status)
|
|
4421 |
pci_cmd &= ~PCI_COMMAND_PARITY;
|
|
4422 |
else
|
|
4423 |
pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
|
|
4424 |
|
|
4425 |
pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
|
|
4426 |
|
|
4427 |
pci_write_config_word(pdev, PCI_STATUS,
|
|
4428 |
pci_status & (PCI_STATUS_DETECTED_PARITY |
|
|
4429 |
PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
|
|
4430 |
PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
|
|
4431 |
|
|
4432 |
/* The infamous DAC f*ckup only happens at boot time */
|
|
4433 |
if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
|
|
4434 |
netif_info(tp, intr, dev, "disabling PCI DAC\n");
|
|
4435 |
tp->cp_cmd &= ~PCIDAC;
|
|
4436 |
RTL_W16(CPlusCmd, tp->cp_cmd);
|
|
4437 |
dev->features &= ~NETIF_F_HIGHDMA;
|
|
4438 |
}
|
|
4439 |
|
|
4440 |
rtl8169_hw_reset(ioaddr);
|
|
4441 |
|
|
4442 |
rtl8169_schedule_work(dev, rtl8169_reinit_task);
|
|
4443 |
}
|
|
4444 |
|
|
4445 |
static void rtl8169_tx_interrupt(struct net_device *dev,
|
|
4446 |
struct rtl8169_private *tp,
|
|
4447 |
void __iomem *ioaddr)
|
|
4448 |
{
|
|
4449 |
unsigned int dirty_tx, tx_left;
|
|
4450 |
|
|
4451 |
dirty_tx = tp->dirty_tx;
|
|
4452 |
smp_rmb();
|
|
4453 |
tx_left = tp->cur_tx - dirty_tx;
|
|
4454 |
|
|
4455 |
while (tx_left > 0) {
|
|
4456 |
unsigned int entry = dirty_tx % NUM_TX_DESC;
|
|
4457 |
struct ring_info *tx_skb = tp->tx_skb + entry;
|
|
4458 |
u32 len = tx_skb->len;
|
|
4459 |
u32 status;
|
|
4460 |
|
|
4461 |
rmb();
|
|
4462 |
status = le32_to_cpu(tp->TxDescArray[entry].opts1);
|
|
4463 |
if (status & DescOwn)
|
|
4464 |
break;
|
|
4465 |
|
|
4466 |
dev->stats.tx_bytes += len;
|
|
4467 |
dev->stats.tx_packets++;
|
|
4468 |
|
|
4469 |
rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
|
|
4470 |
|
|
4471 |
if (status & LastFrag) {
|
|
4472 |
if (!tp->ecdev)
|
|
4473 |
dev_kfree_skb(tx_skb->skb);
|
|
4474 |
tx_skb->skb = NULL;
|
|
4475 |
}
|
|
4476 |
dirty_tx++;
|
|
4477 |
tx_left--;
|
|
4478 |
}
|
|
4479 |
|
|
4480 |
if (tp->dirty_tx != dirty_tx) {
|
|
4481 |
tp->dirty_tx = dirty_tx;
|
|
4482 |
smp_wmb();
|
|
4483 |
if (!tp->ecdev && netif_queue_stopped(dev) &&
|
|
4484 |
(TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
|
|
4485 |
netif_wake_queue(dev);
|
|
4486 |
}
|
|
4487 |
/*
|
|
4488 |
* 8168 hack: TxPoll requests are lost when the Tx packets are
|
|
4489 |
* too close. Let's kick an extra TxPoll request when a burst
|
|
4490 |
* of start_xmit activity is detected (if it is not detected,
|
|
4491 |
* it is slow enough). -- FR
|
|
4492 |
*/
|
|
4493 |
smp_rmb();
|
|
4494 |
if (tp->cur_tx != dirty_tx)
|
|
4495 |
RTL_W8(TxPoll, NPQ);
|
|
4496 |
}
|
|
4497 |
}
|
|
4498 |
|
|
4499 |
static inline int rtl8169_fragmented_frame(u32 status)
|
|
4500 |
{
|
|
4501 |
return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
|
|
4502 |
}
|
|
4503 |
|
|
4504 |
static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
|
|
4505 |
{
|
|
4506 |
u32 opts1 = le32_to_cpu(desc->opts1);
|
|
4507 |
u32 status = opts1 & RxProtoMask;
|
|
4508 |
|
|
4509 |
if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
|
|
4510 |
((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
|
|
4511 |
((status == RxProtoIP) && !(opts1 & IPFail)))
|
|
4512 |
skb->ip_summed = CHECKSUM_UNNECESSARY;
|
|
4513 |
else
|
|
4514 |
skb->ip_summed = CHECKSUM_NONE;
|
|
4515 |
}
|
|
4516 |
|
|
4517 |
static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
|
|
4518 |
struct rtl8169_private *tp, int pkt_size,
|
|
4519 |
dma_addr_t addr)
|
|
4520 |
{
|
|
4521 |
struct sk_buff *skb;
|
|
4522 |
bool done = false;
|
|
4523 |
|
|
4524 |
if (pkt_size >= rx_copybreak)
|
|
4525 |
goto out;
|
|
4526 |
|
|
4527 |
skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
|
|
4528 |
if (!skb)
|
|
4529 |
goto out;
|
|
4530 |
|
|
4531 |
pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
|
|
4532 |
PCI_DMA_FROMDEVICE);
|
|
4533 |
skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
|
|
4534 |
*sk_buff = skb;
|
|
4535 |
done = true;
|
|
4536 |
out:
|
|
4537 |
return done;
|
|
4538 |
}
|
|
4539 |
|
|
4540 |
/*
|
|
4541 |
* Warning : rtl8169_rx_interrupt() might be called :
|
|
4542 |
* 1) from NAPI (softirq) context
|
|
4543 |
* (polling = 1 : we should call netif_receive_skb())
|
|
4544 |
* 2) from process context (rtl8169_reset_task())
|
|
4545 |
* (polling = 0 : we must call netif_rx() instead)
|
|
4546 |
*/
|
|
4547 |
static int rtl8169_rx_interrupt(struct net_device *dev,
|
|
4548 |
struct rtl8169_private *tp,
|
|
4549 |
void __iomem *ioaddr, u32 budget)
|
|
4550 |
{
|
|
4551 |
unsigned int cur_rx, rx_left;
|
|
4552 |
unsigned int delta, count;
|
|
4553 |
int polling = (budget != ~(u32)0) ? 1 : 0;
|
|
4554 |
|
|
4555 |
cur_rx = tp->cur_rx;
|
|
4556 |
rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
|
|
4557 |
rx_left = min(rx_left, budget);
|
|
4558 |
|
|
4559 |
for (; rx_left > 0; rx_left--, cur_rx++) {
|
|
4560 |
unsigned int entry = cur_rx % NUM_RX_DESC;
|
|
4561 |
struct RxDesc *desc = tp->RxDescArray + entry;
|
|
4562 |
u32 status;
|
|
4563 |
|
|
4564 |
rmb();
|
|
4565 |
status = le32_to_cpu(desc->opts1);
|
|
4566 |
|
|
4567 |
if (status & DescOwn)
|
|
4568 |
break;
|
|
4569 |
if (unlikely(status & RxRES)) {
|
|
4570 |
netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
|
|
4571 |
status);
|
|
4572 |
dev->stats.rx_errors++;
|
|
4573 |
if (status & (RxRWT | RxRUNT))
|
|
4574 |
dev->stats.rx_length_errors++;
|
|
4575 |
if (status & RxCRC)
|
|
4576 |
dev->stats.rx_crc_errors++;
|
|
4577 |
if (status & RxFOVF) {
|
|
4578 |
if (!tp->ecdev)
|
|
4579 |
rtl8169_schedule_work(dev, rtl8169_reset_task);
|
|
4580 |
dev->stats.rx_fifo_errors++;
|
|
4581 |
}
|
|
4582 |
rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
|
|
4583 |
} else {
|
|
4584 |
struct sk_buff *skb = tp->Rx_skbuff[entry];
|
|
4585 |
dma_addr_t addr = le64_to_cpu(desc->addr);
|
|
4586 |
int pkt_size = (status & 0x00001FFF) - 4;
|
|
4587 |
struct pci_dev *pdev = tp->pci_dev;
|
|
4588 |
|
|
4589 |
/*
|
|
4590 |
* The driver does not support incoming fragmented
|
|
4591 |
* frames. They are seen as a symptom of over-mtu
|
|
4592 |
* sized frames.
|
|
4593 |
*/
|
|
4594 |
if (unlikely(rtl8169_fragmented_frame(status))) {
|
|
4595 |
dev->stats.rx_dropped++;
|
|
4596 |
dev->stats.rx_length_errors++;
|
|
4597 |
rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
|
|
4598 |
continue;
|
|
4599 |
}
|
|
4600 |
|
|
4601 |
rtl8169_rx_csum(skb, desc);
|
|
4602 |
|
|
4603 |
if (tp->ecdev) {
|
|
4604 |
/* reusing parts of rtl8169_try_rx_copy() */
|
|
4605 |
pci_dma_sync_single_for_cpu(pdev, addr, pkt_size,
|
|
4606 |
PCI_DMA_FROMDEVICE);
|
|
4607 |
|
|
4608 |
ecdev_receive(tp->ecdev, skb->data, pkt_size);
|
|
4609 |
|
|
4610 |
pci_dma_sync_single_for_device(pdev, addr,
|
|
4611 |
pkt_size, PCI_DMA_FROMDEVICE);
|
|
4612 |
rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
|
|
4613 |
|
|
4614 |
// No need to detect link status as
|
|
4615 |
// long as frames are received: Reset watchdog.
|
|
4616 |
tp->ec_watchdog_jiffies = jiffies;
|
|
4617 |
} else {
|
|
4618 |
if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
|
|
4619 |
pci_dma_sync_single_for_device(pdev, addr,
|
|
4620 |
pkt_size, PCI_DMA_FROMDEVICE);
|
|
4621 |
rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
|
|
4622 |
} else {
|
|
4623 |
pci_unmap_single(pdev, addr, tp->rx_buf_sz,
|
|
4624 |
PCI_DMA_FROMDEVICE);
|
|
4625 |
tp->Rx_skbuff[entry] = NULL;
|
|
4626 |
}
|
|
4627 |
|
|
4628 |
skb_put(skb, pkt_size);
|
|
4629 |
skb->protocol = eth_type_trans(skb, dev);
|
|
4630 |
|
|
4631 |
if (rtl8169_rx_vlan_skb(tp, desc, skb, polling) < 0) {
|
|
4632 |
if (likely(polling))
|
|
4633 |
netif_receive_skb(skb);
|
|
4634 |
else
|
|
4635 |
netif_rx(skb);
|
|
4636 |
}
|
|
4637 |
}
|
|
4638 |
|
|
4639 |
dev->stats.rx_bytes += pkt_size;
|
|
4640 |
dev->stats.rx_packets++;
|
|
4641 |
}
|
|
4642 |
|
|
4643 |
/* Work around for AMD plateform. */
|
|
4644 |
if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
|
|
4645 |
(tp->mac_version == RTL_GIGA_MAC_VER_05)) {
|
|
4646 |
desc->opts2 = 0;
|
|
4647 |
cur_rx++;
|
|
4648 |
}
|
|
4649 |
}
|
|
4650 |
|
|
4651 |
count = cur_rx - tp->cur_rx;
|
|
4652 |
tp->cur_rx = cur_rx;
|
|
4653 |
|
|
4654 |
delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx, GFP_ATOMIC);
|
|
4655 |
if (!delta && count)
|
|
4656 |
netif_info(tp, intr, dev, "no Rx buffer allocated\n");
|
|
4657 |
tp->dirty_rx += delta;
|
|
4658 |
|
|
4659 |
/*
|
|
4660 |
* FIXME: until there is periodic timer to try and refill the ring,
|
|
4661 |
* a temporary shortage may definitely kill the Rx process.
|
|
4662 |
* - disable the asic to try and avoid an overflow and kick it again
|
|
4663 |
* after refill ?
|
|
4664 |
* - how do others driver handle this condition (Uh oh...).
|
|
4665 |
*/
|
|
4666 |
if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
|
|
4667 |
netif_emerg(tp, intr, dev, "Rx buffers exhausted\n");
|
|
4668 |
|
|
4669 |
return count;
|
|
4670 |
}
|
|
4671 |
|
|
4672 |
static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
|
|
4673 |
{
|
|
4674 |
struct net_device *dev = dev_instance;
|
|
4675 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4676 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4677 |
int handled = 0;
|
|
4678 |
int status;
|
|
4679 |
|
|
4680 |
/* loop handling interrupts until we have no new ones or
|
|
4681 |
* we hit a invalid/hotplug case.
|
|
4682 |
*/
|
|
4683 |
status = RTL_R16(IntrStatus);
|
|
4684 |
while (status && status != 0xffff) {
|
|
4685 |
handled = 1;
|
|
4686 |
|
|
4687 |
/* Handle all of the error cases first. These will reset
|
|
4688 |
* the chip, so just exit the loop.
|
|
4689 |
*/
|
|
4690 |
if (unlikely(!tp->ecdev && !netif_running(dev))) {
|
|
4691 |
rtl8169_asic_down(ioaddr);
|
|
4692 |
break;
|
|
4693 |
}
|
|
4694 |
|
|
4695 |
/* Work around for rx fifo overflow */
|
2354
|
4696 |
if (unlikely(!tp->ecdev && (status & RxFIFOOver)) &&
|
2353
|
4697 |
(tp->mac_version == RTL_GIGA_MAC_VER_11)) {
|
|
4698 |
netif_stop_queue(dev);
|
|
4699 |
rtl8169_tx_timeout(dev);
|
|
4700 |
break;
|
|
4701 |
}
|
|
4702 |
|
|
4703 |
if (unlikely(status & SYSErr)) {
|
|
4704 |
rtl8169_pcierr_interrupt(dev);
|
|
4705 |
break;
|
|
4706 |
}
|
|
4707 |
|
|
4708 |
if (status & LinkChg)
|
|
4709 |
rtl8169_check_link_status(dev, tp, ioaddr);
|
|
4710 |
|
|
4711 |
/* We need to see the lastest version of tp->intr_mask to
|
|
4712 |
* avoid ignoring an MSI interrupt and having to wait for
|
|
4713 |
* another event which may never come.
|
|
4714 |
*/
|
|
4715 |
smp_rmb();
|
|
4716 |
if (status & tp->intr_mask & tp->napi_event) {
|
|
4717 |
RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
|
|
4718 |
tp->intr_mask = ~tp->napi_event;
|
|
4719 |
|
|
4720 |
if (likely(napi_schedule_prep(&tp->napi)))
|
|
4721 |
__napi_schedule(&tp->napi);
|
|
4722 |
else
|
|
4723 |
netif_info(tp, intr, dev,
|
|
4724 |
"interrupt %04x in poll\n", status);
|
|
4725 |
}
|
|
4726 |
|
|
4727 |
/* We only get a new MSI interrupt when all active irq
|
|
4728 |
* sources on the chip have been acknowledged. So, ack
|
|
4729 |
* everything we've seen and check if new sources have become
|
|
4730 |
* active to avoid blocking all interrupts from the chip.
|
|
4731 |
*/
|
|
4732 |
RTL_W16(IntrStatus,
|
|
4733 |
(status & RxFIFOOver) ? (status | RxOverflow) : status);
|
|
4734 |
status = RTL_R16(IntrStatus);
|
|
4735 |
}
|
|
4736 |
|
|
4737 |
return IRQ_RETVAL(handled);
|
|
4738 |
}
|
|
4739 |
|
|
4740 |
static void ec_poll(struct net_device *dev)
|
|
4741 |
{
|
|
4742 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4743 |
struct pci_dev *pdev = tp->pci_dev;
|
|
4744 |
|
|
4745 |
rtl8169_interrupt(pdev->irq, dev);
|
|
4746 |
rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, 100); // FIXME
|
|
4747 |
rtl8169_tx_interrupt(dev, tp, tp->mmio_addr);
|
|
4748 |
|
|
4749 |
if (jiffies - tp->ec_watchdog_jiffies >= 2 * HZ) {
|
|
4750 |
rtl8169_phy_timer((unsigned long) dev);
|
|
4751 |
tp->ec_watchdog_jiffies = jiffies;
|
|
4752 |
}
|
|
4753 |
}
|
|
4754 |
|
|
4755 |
static int rtl8169_poll(struct napi_struct *napi, int budget)
|
|
4756 |
{
|
|
4757 |
struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
|
|
4758 |
struct net_device *dev = tp->dev;
|
|
4759 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4760 |
int work_done;
|
|
4761 |
|
|
4762 |
work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
|
|
4763 |
rtl8169_tx_interrupt(dev, tp, ioaddr);
|
|
4764 |
|
|
4765 |
if (work_done < budget) {
|
|
4766 |
napi_complete(napi);
|
|
4767 |
|
|
4768 |
/* We need for force the visibility of tp->intr_mask
|
|
4769 |
* for other CPUs, as we can loose an MSI interrupt
|
|
4770 |
* and potentially wait for a retransmit timeout if we don't.
|
|
4771 |
* The posted write to IntrMask is safe, as it will
|
|
4772 |
* eventually make it to the chip and we won't loose anything
|
|
4773 |
* until it does.
|
|
4774 |
*/
|
|
4775 |
tp->intr_mask = 0xffff;
|
|
4776 |
wmb();
|
|
4777 |
RTL_W16(IntrMask, tp->intr_event);
|
|
4778 |
}
|
|
4779 |
|
|
4780 |
return work_done;
|
|
4781 |
}
|
|
4782 |
|
|
4783 |
static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
|
|
4784 |
{
|
|
4785 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4786 |
|
|
4787 |
if (tp->mac_version > RTL_GIGA_MAC_VER_06)
|
|
4788 |
return;
|
|
4789 |
|
|
4790 |
dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
|
|
4791 |
RTL_W32(RxMissed, 0);
|
|
4792 |
}
|
|
4793 |
|
|
4794 |
static void rtl8169_down(struct net_device *dev)
|
|
4795 |
{
|
|
4796 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4797 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4798 |
unsigned int intrmask;
|
|
4799 |
|
|
4800 |
if (!tp->ecdev) {
|
|
4801 |
rtl8169_delete_timer(dev);
|
|
4802 |
|
|
4803 |
netif_stop_queue(dev);
|
|
4804 |
|
|
4805 |
napi_disable(&tp->napi);
|
|
4806 |
}
|
|
4807 |
|
|
4808 |
core_down:
|
|
4809 |
if (!tp->ecdev) {
|
|
4810 |
spin_lock_irq(&tp->lock);
|
|
4811 |
}
|
|
4812 |
|
|
4813 |
rtl8169_asic_down(ioaddr);
|
|
4814 |
|
|
4815 |
rtl8169_rx_missed(dev, ioaddr);
|
|
4816 |
|
|
4817 |
if (!tp->ecdev) {
|
|
4818 |
spin_unlock_irq(&tp->lock);
|
|
4819 |
|
|
4820 |
synchronize_irq(dev->irq);
|
|
4821 |
}
|
|
4822 |
|
|
4823 |
/* Give a racing hard_start_xmit a few cycles to complete. */
|
|
4824 |
synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
|
|
4825 |
|
|
4826 |
/*
|
|
4827 |
* And now for the 50k$ question: are IRQ disabled or not ?
|
|
4828 |
*
|
|
4829 |
* Two paths lead here:
|
|
4830 |
* 1) dev->close
|
|
4831 |
* -> netif_running() is available to sync the current code and the
|
|
4832 |
* IRQ handler. See rtl8169_interrupt for details.
|
|
4833 |
* 2) dev->change_mtu
|
|
4834 |
* -> rtl8169_poll can not be issued again and re-enable the
|
|
4835 |
* interruptions. Let's simply issue the IRQ down sequence again.
|
|
4836 |
*
|
|
4837 |
* No loop if hotpluged or major error (0xffff).
|
|
4838 |
*/
|
|
4839 |
intrmask = RTL_R16(IntrMask);
|
|
4840 |
if (intrmask && (intrmask != 0xffff))
|
|
4841 |
goto core_down;
|
|
4842 |
|
|
4843 |
rtl8169_tx_clear(tp);
|
|
4844 |
|
|
4845 |
rtl8169_rx_clear(tp);
|
|
4846 |
}
|
|
4847 |
|
|
4848 |
static int rtl8169_close(struct net_device *dev)
|
|
4849 |
{
|
|
4850 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4851 |
struct pci_dev *pdev = tp->pci_dev;
|
|
4852 |
|
|
4853 |
pm_runtime_get_sync(&pdev->dev);
|
|
4854 |
|
|
4855 |
/* update counters before going down */
|
|
4856 |
rtl8169_update_counters(dev);
|
|
4857 |
|
|
4858 |
rtl8169_down(dev);
|
|
4859 |
|
|
4860 |
if (!tp->ecdev)
|
|
4861 |
free_irq(dev->irq, dev);
|
|
4862 |
|
|
4863 |
pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
|
|
4864 |
tp->RxPhyAddr);
|
|
4865 |
pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
|
|
4866 |
tp->TxPhyAddr);
|
|
4867 |
tp->TxDescArray = NULL;
|
|
4868 |
tp->RxDescArray = NULL;
|
|
4869 |
|
|
4870 |
pm_runtime_put_sync(&pdev->dev);
|
|
4871 |
|
|
4872 |
return 0;
|
|
4873 |
}
|
|
4874 |
|
|
4875 |
static void rtl_set_rx_mode(struct net_device *dev)
|
|
4876 |
{
|
|
4877 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4878 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4879 |
unsigned long flags;
|
|
4880 |
u32 mc_filter[2]; /* Multicast hash filter */
|
|
4881 |
int rx_mode;
|
|
4882 |
u32 tmp = 0;
|
|
4883 |
|
|
4884 |
if (dev->flags & IFF_PROMISC) {
|
|
4885 |
/* Unconditionally log net taps. */
|
|
4886 |
netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
|
|
4887 |
rx_mode =
|
|
4888 |
AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
|
|
4889 |
AcceptAllPhys;
|
|
4890 |
mc_filter[1] = mc_filter[0] = 0xffffffff;
|
|
4891 |
} else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
|
|
4892 |
(dev->flags & IFF_ALLMULTI)) {
|
|
4893 |
/* Too many to filter perfectly -- accept all multicasts. */
|
|
4894 |
rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
|
|
4895 |
mc_filter[1] = mc_filter[0] = 0xffffffff;
|
|
4896 |
} else {
|
|
4897 |
struct netdev_hw_addr *ha;
|
|
4898 |
|
|
4899 |
rx_mode = AcceptBroadcast | AcceptMyPhys;
|
|
4900 |
mc_filter[1] = mc_filter[0] = 0;
|
|
4901 |
netdev_for_each_mc_addr(ha, dev) {
|
|
4902 |
int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
|
|
4903 |
mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
|
|
4904 |
rx_mode |= AcceptMulticast;
|
|
4905 |
}
|
|
4906 |
}
|
|
4907 |
|
|
4908 |
spin_lock_irqsave(&tp->lock, flags);
|
|
4909 |
|
|
4910 |
tmp = rtl8169_rx_config | rx_mode |
|
|
4911 |
(RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
|
|
4912 |
|
|
4913 |
if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
|
|
4914 |
u32 data = mc_filter[0];
|
|
4915 |
|
|
4916 |
mc_filter[0] = swab32(mc_filter[1]);
|
|
4917 |
mc_filter[1] = swab32(data);
|
|
4918 |
}
|
|
4919 |
|
|
4920 |
RTL_W32(MAR0 + 4, mc_filter[1]);
|
|
4921 |
RTL_W32(MAR0 + 0, mc_filter[0]);
|
|
4922 |
|
|
4923 |
RTL_W32(RxConfig, tmp);
|
|
4924 |
|
|
4925 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
4926 |
}
|
|
4927 |
|
|
4928 |
/**
|
|
4929 |
* rtl8169_get_stats - Get rtl8169 read/write statistics
|
|
4930 |
* @dev: The Ethernet Device to get statistics for
|
|
4931 |
*
|
|
4932 |
* Get TX/RX statistics for rtl8169
|
|
4933 |
*/
|
|
4934 |
static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
|
|
4935 |
{
|
|
4936 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4937 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
4938 |
unsigned long flags;
|
|
4939 |
|
|
4940 |
if (netif_running(dev)) {
|
|
4941 |
spin_lock_irqsave(&tp->lock, flags);
|
|
4942 |
rtl8169_rx_missed(dev, ioaddr);
|
|
4943 |
spin_unlock_irqrestore(&tp->lock, flags);
|
|
4944 |
}
|
|
4945 |
|
|
4946 |
return &dev->stats;
|
|
4947 |
}
|
|
4948 |
|
|
4949 |
static void rtl8169_net_suspend(struct net_device *dev)
|
|
4950 |
{
|
|
4951 |
if (!netif_running(dev))
|
|
4952 |
return;
|
|
4953 |
|
|
4954 |
netif_device_detach(dev);
|
|
4955 |
netif_stop_queue(dev);
|
|
4956 |
}
|
|
4957 |
|
|
4958 |
#ifdef CONFIG_PM
|
|
4959 |
|
|
4960 |
static int rtl8169_suspend(struct device *device)
|
|
4961 |
{
|
|
4962 |
struct pci_dev *pdev = to_pci_dev(device);
|
|
4963 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
4964 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4965 |
|
|
4966 |
if (tp->ecdev)
|
|
4967 |
return -EBUSY;
|
|
4968 |
|
|
4969 |
rtl8169_net_suspend(dev);
|
|
4970 |
|
|
4971 |
return 0;
|
|
4972 |
}
|
|
4973 |
|
|
4974 |
static void __rtl8169_resume(struct net_device *dev)
|
|
4975 |
{
|
|
4976 |
netif_device_attach(dev);
|
|
4977 |
rtl8169_schedule_work(dev, rtl8169_reset_task);
|
|
4978 |
}
|
|
4979 |
|
|
4980 |
static int rtl8169_resume(struct device *device)
|
|
4981 |
{
|
|
4982 |
struct pci_dev *pdev = to_pci_dev(device);
|
|
4983 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
4984 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
4985 |
|
|
4986 |
if (tp->ecdev)
|
|
4987 |
return -EBUSY;
|
|
4988 |
|
|
4989 |
if (netif_running(dev))
|
|
4990 |
__rtl8169_resume(dev);
|
|
4991 |
|
|
4992 |
return 0;
|
|
4993 |
}
|
|
4994 |
|
|
4995 |
static int rtl8169_runtime_suspend(struct device *device)
|
|
4996 |
{
|
|
4997 |
struct pci_dev *pdev = to_pci_dev(device);
|
|
4998 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
4999 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
5000 |
|
|
5001 |
if (!tp->TxDescArray)
|
|
5002 |
return 0;
|
|
5003 |
|
|
5004 |
spin_lock_irq(&tp->lock);
|
|
5005 |
tp->saved_wolopts = __rtl8169_get_wol(tp);
|
|
5006 |
__rtl8169_set_wol(tp, WAKE_ANY);
|
|
5007 |
spin_unlock_irq(&tp->lock);
|
|
5008 |
|
|
5009 |
rtl8169_net_suspend(dev);
|
|
5010 |
|
|
5011 |
return 0;
|
|
5012 |
}
|
|
5013 |
|
|
5014 |
static int rtl8169_runtime_resume(struct device *device)
|
|
5015 |
{
|
|
5016 |
struct pci_dev *pdev = to_pci_dev(device);
|
|
5017 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
5018 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
5019 |
|
|
5020 |
if (!tp->TxDescArray)
|
|
5021 |
return 0;
|
|
5022 |
|
|
5023 |
spin_lock_irq(&tp->lock);
|
|
5024 |
__rtl8169_set_wol(tp, tp->saved_wolopts);
|
|
5025 |
tp->saved_wolopts = 0;
|
|
5026 |
spin_unlock_irq(&tp->lock);
|
|
5027 |
|
|
5028 |
__rtl8169_resume(dev);
|
|
5029 |
|
|
5030 |
return 0;
|
|
5031 |
}
|
|
5032 |
|
|
5033 |
static int rtl8169_runtime_idle(struct device *device)
|
|
5034 |
{
|
|
5035 |
struct pci_dev *pdev = to_pci_dev(device);
|
|
5036 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
5037 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
5038 |
|
|
5039 |
if (!tp->TxDescArray)
|
|
5040 |
return 0;
|
|
5041 |
|
|
5042 |
rtl8169_check_link_status(dev, tp, tp->mmio_addr);
|
|
5043 |
return -EBUSY;
|
|
5044 |
}
|
|
5045 |
|
|
5046 |
static const struct dev_pm_ops rtl8169_pm_ops = {
|
|
5047 |
.suspend = rtl8169_suspend,
|
|
5048 |
.resume = rtl8169_resume,
|
|
5049 |
.freeze = rtl8169_suspend,
|
|
5050 |
.thaw = rtl8169_resume,
|
|
5051 |
.poweroff = rtl8169_suspend,
|
|
5052 |
.restore = rtl8169_resume,
|
|
5053 |
.runtime_suspend = rtl8169_runtime_suspend,
|
|
5054 |
.runtime_resume = rtl8169_runtime_resume,
|
|
5055 |
.runtime_idle = rtl8169_runtime_idle,
|
|
5056 |
};
|
|
5057 |
|
|
5058 |
#define RTL8169_PM_OPS (&rtl8169_pm_ops)
|
|
5059 |
|
|
5060 |
#else /* !CONFIG_PM */
|
|
5061 |
|
|
5062 |
#define RTL8169_PM_OPS NULL
|
|
5063 |
|
|
5064 |
#endif /* !CONFIG_PM */
|
|
5065 |
|
|
5066 |
static void rtl_shutdown(struct pci_dev *pdev)
|
|
5067 |
{
|
|
5068 |
struct net_device *dev = pci_get_drvdata(pdev);
|
|
5069 |
struct rtl8169_private *tp = netdev_priv(dev);
|
|
5070 |
void __iomem *ioaddr = tp->mmio_addr;
|
|
5071 |
|
|
5072 |
rtl8169_net_suspend(dev);
|
|
5073 |
|
|
5074 |
/* restore original MAC address */
|
|
5075 |
rtl_rar_set(tp, dev->perm_addr);
|
|
5076 |
|
|
5077 |
spin_lock_irq(&tp->lock);
|
|
5078 |
|
|
5079 |
rtl8169_asic_down(ioaddr);
|
|
5080 |
|
|
5081 |
spin_unlock_irq(&tp->lock);
|
|
5082 |
|
|
5083 |
if (system_state == SYSTEM_POWER_OFF) {
|
|
5084 |
/* WoL fails with some 8168 when the receiver is disabled. */
|
|
5085 |
if (tp->features & RTL_FEATURE_WOL) {
|
|
5086 |
pci_clear_master(pdev);
|
|
5087 |
|
|
5088 |
RTL_W8(ChipCmd, CmdRxEnb);
|
|
5089 |
/* PCI commit */
|
|
5090 |
RTL_R8(ChipCmd);
|
|
5091 |
}
|
|
5092 |
|
|
5093 |
pci_wake_from_d3(pdev, true);
|
|
5094 |
pci_set_power_state(pdev, PCI_D3hot);
|
|
5095 |
}
|
|
5096 |
}
|
|
5097 |
|
|
5098 |
static struct pci_driver rtl8169_pci_driver = {
|
|
5099 |
.name = MODULENAME,
|
|
5100 |
.id_table = rtl8169_pci_tbl,
|
|
5101 |
.probe = rtl8169_init_one,
|
|
5102 |
.remove = __devexit_p(rtl8169_remove_one),
|
|
5103 |
.shutdown = rtl_shutdown,
|
|
5104 |
.driver.pm = RTL8169_PM_OPS,
|
|
5105 |
};
|
|
5106 |
|
|
5107 |
static int __init rtl8169_init_module(void)
|
|
5108 |
{
|
|
5109 |
return pci_register_driver(&rtl8169_pci_driver);
|
|
5110 |
}
|
|
5111 |
|
|
5112 |
static void __exit rtl8169_cleanup_module(void)
|
|
5113 |
{
|
|
5114 |
pci_unregister_driver(&rtl8169_pci_driver);
|
|
5115 |
}
|
|
5116 |
|
|
5117 |
module_init(rtl8169_init_module);
|
|
5118 |
module_exit(rtl8169_cleanup_module);
|