fp@2685: /* Intel(R) Gigabit Ethernet Linux driver fp@2685: * Copyright(c) 2007-2014 Intel Corporation. fp@2685: * fp@2685: * This program is free software; you can redistribute it and/or modify it fp@2685: * under the terms and conditions of the GNU General Public License, fp@2685: * version 2, as published by the Free Software Foundation. fp@2685: * fp@2685: * This program is distributed in the hope it will be useful, but WITHOUT fp@2685: * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or fp@2685: * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for fp@2685: * more details. fp@2685: * fp@2685: * You should have received a copy of the GNU General Public License along with fp@2685: * this program; if not, see . fp@2685: * fp@2685: * The full GNU General Public License is included in this distribution in fp@2685: * the file called "COPYING". fp@2685: * fp@2685: * Contact Information: fp@2685: * e1000-devel Mailing List fp@2685: * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 fp@2685: */ fp@2685: fp@2685: #ifndef _E1000_82575_H_ fp@2685: #define _E1000_82575_H_ fp@2685: fp@2685: void igb_shutdown_serdes_link_82575(struct e1000_hw *hw); fp@2685: void igb_power_up_serdes_link_82575(struct e1000_hw *hw); fp@2685: void igb_power_down_phy_copper_82575(struct e1000_hw *hw); fp@2685: void igb_rx_fifo_flush_82575(struct e1000_hw *hw); fp@2685: s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, fp@2685: u8 *data); fp@2685: s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr, fp@2685: u8 data); fp@2685: fp@2685: #define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \ fp@2685: (ID_LED_DEF1_DEF2 << 8) | \ fp@2685: (ID_LED_DEF1_DEF2 << 4) | \ fp@2685: (ID_LED_OFF1_ON2)) fp@2685: fp@2685: #define E1000_RAR_ENTRIES_82575 16 fp@2685: #define E1000_RAR_ENTRIES_82576 24 fp@2685: #define E1000_RAR_ENTRIES_82580 24 fp@2685: #define E1000_RAR_ENTRIES_I350 32 fp@2685: fp@2685: #define E1000_SW_SYNCH_MB 0x00000100 fp@2685: #define E1000_STAT_DEV_RST_SET 0x00100000 fp@2685: #define E1000_CTRL_DEV_RST 0x20000000 fp@2685: fp@2685: /* SRRCTL bit definitions */ fp@2685: #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */ fp@2685: #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */ fp@2685: #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 fp@2685: #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 fp@2685: #define E1000_SRRCTL_DROP_EN 0x80000000 fp@2685: #define E1000_SRRCTL_TIMESTAMP 0x40000000 fp@2685: fp@2685: fp@2685: #define E1000_MRQC_ENABLE_RSS_4Q 0x00000002 fp@2685: #define E1000_MRQC_ENABLE_VMDQ 0x00000003 fp@2685: #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000 fp@2685: #define E1000_MRQC_ENABLE_VMDQ_RSS_2Q 0x00000005 fp@2685: #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000 fp@2685: #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000 fp@2685: fp@2685: #define E1000_EICR_TX_QUEUE ( \ fp@2685: E1000_EICR_TX_QUEUE0 | \ fp@2685: E1000_EICR_TX_QUEUE1 | \ fp@2685: E1000_EICR_TX_QUEUE2 | \ fp@2685: E1000_EICR_TX_QUEUE3) fp@2685: fp@2685: #define E1000_EICR_RX_QUEUE ( \ fp@2685: E1000_EICR_RX_QUEUE0 | \ fp@2685: E1000_EICR_RX_QUEUE1 | \ fp@2685: E1000_EICR_RX_QUEUE2 | \ fp@2685: E1000_EICR_RX_QUEUE3) fp@2685: fp@2685: /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ fp@2685: #define E1000_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */ fp@2685: #define E1000_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */ fp@2685: fp@2685: /* Receive Descriptor - Advanced */ fp@2685: union e1000_adv_rx_desc { fp@2685: struct { fp@2685: __le64 pkt_addr; /* Packet buffer address */ fp@2685: __le64 hdr_addr; /* Header buffer address */ fp@2685: } read; fp@2685: struct { fp@2685: struct { fp@2685: struct { fp@2685: __le16 pkt_info; /* RSS type, Packet type */ fp@2685: __le16 hdr_info; /* Split Head, buf len */ fp@2685: } lo_dword; fp@2685: union { fp@2685: __le32 rss; /* RSS Hash */ fp@2685: struct { fp@2685: __le16 ip_id; /* IP id */ fp@2685: __le16 csum; /* Packet Checksum */ fp@2685: } csum_ip; fp@2685: } hi_dword; fp@2685: } lower; fp@2685: struct { fp@2685: __le32 status_error; /* ext status/error */ fp@2685: __le16 length; /* Packet length */ fp@2685: __le16 vlan; /* VLAN tag */ fp@2685: } upper; fp@2685: } wb; /* writeback */ fp@2685: }; fp@2685: fp@2685: #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0 fp@2685: #define E1000_RXDADV_HDRBUFLEN_SHIFT 5 fp@2685: #define E1000_RXDADV_STAT_TS 0x10000 /* Pkt was time stamped */ fp@2685: #define E1000_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */ fp@2685: fp@2685: /* Transmit Descriptor - Advanced */ fp@2685: union e1000_adv_tx_desc { fp@2685: struct { fp@2685: __le64 buffer_addr; /* Address of descriptor's data buf */ fp@2685: __le32 cmd_type_len; fp@2685: __le32 olinfo_status; fp@2685: } read; fp@2685: struct { fp@2685: __le64 rsvd; /* Reserved */ fp@2685: __le32 nxtseq_seed; fp@2685: __le32 status; fp@2685: } wb; fp@2685: }; fp@2685: fp@2685: /* Adv Transmit Descriptor Config Masks */ fp@2685: #define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */ fp@2685: #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */ fp@2685: #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */ fp@2685: #define E1000_ADVTXD_DCMD_EOP 0x01000000 /* End of Packet */ fp@2685: #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ fp@2685: #define E1000_ADVTXD_DCMD_RS 0x08000000 /* Report Status */ fp@2685: #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */ fp@2685: #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */ fp@2685: #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */ fp@2685: #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */ fp@2685: fp@2685: /* Context descriptors */ fp@2685: struct e1000_adv_tx_context_desc { fp@2685: __le32 vlan_macip_lens; fp@2685: __le32 seqnum_seed; fp@2685: __le32 type_tucmd_mlhl; fp@2685: __le32 mss_l4len_idx; fp@2685: }; fp@2685: fp@2685: #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */ fp@2685: #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */ fp@2685: #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */ fp@2685: #define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */ fp@2685: /* IPSec Encrypt Enable for ESP */ fp@2685: #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */ fp@2685: #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */ fp@2685: /* Adv ctxt IPSec SA IDX mask */ fp@2685: /* Adv ctxt IPSec ESP len mask */ fp@2685: fp@2685: /* Additional Transmit Descriptor Control definitions */ fp@2685: #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */ fp@2685: /* Tx Queue Arbitration Priority 0=low, 1=high */ fp@2685: fp@2685: /* Additional Receive Descriptor Control definitions */ fp@2685: #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */ fp@2685: fp@2685: /* Direct Cache Access (DCA) definitions */ fp@2685: #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */ fp@2685: #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */ fp@2685: fp@2685: #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */ fp@2685: #define E1000_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */ fp@2685: #define E1000_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */ fp@2685: #define E1000_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */ fp@2685: #define E1000_DCA_RXCTRL_DESC_RRO_EN (1 << 9) /* DCA Rx rd Desc Relax Order */ fp@2685: fp@2685: #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */ fp@2685: #define E1000_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */ fp@2685: #define E1000_DCA_TXCTRL_DESC_RRO_EN (1 << 9) /* Tx rd Desc Relax Order */ fp@2685: #define E1000_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */ fp@2685: #define E1000_DCA_TXCTRL_DATA_RRO_EN (1 << 13) /* Tx rd data Relax Order */ fp@2685: fp@2685: /* Additional DCA related definitions, note change in position of CPUID */ fp@2685: #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */ fp@2685: #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */ fp@2685: #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */ fp@2685: #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */ fp@2685: fp@2685: /* ETQF register bit definitions */ fp@2685: #define E1000_ETQF_FILTER_ENABLE (1 << 26) fp@2685: #define E1000_ETQF_1588 (1 << 30) fp@2685: fp@2685: /* FTQF register bit definitions */ fp@2685: #define E1000_FTQF_VF_BP 0x00008000 fp@2685: #define E1000_FTQF_1588_TIME_STAMP 0x08000000 fp@2685: #define E1000_FTQF_MASK 0xF0000000 fp@2685: #define E1000_FTQF_MASK_PROTO_BP 0x10000000 fp@2685: #define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000 fp@2685: fp@2685: #define E1000_NVM_APME_82575 0x0400 fp@2685: #define MAX_NUM_VFS 8 fp@2685: fp@2685: #define E1000_DTXSWC_MAC_SPOOF_MASK 0x000000FF /* Per VF MAC spoof control */ fp@2685: #define E1000_DTXSWC_VLAN_SPOOF_MASK 0x0000FF00 /* Per VF VLAN spoof control */ fp@2685: #define E1000_DTXSWC_LLE_MASK 0x00FF0000 /* Per VF Local LB enables */ fp@2685: #define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8 fp@2685: #define E1000_DTXSWC_VMDQ_LOOPBACK_EN (1 << 31) /* global VF LB enable */ fp@2685: fp@2685: /* Easy defines for setting default pool, would normally be left a zero */ fp@2685: #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7 fp@2685: #define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT) fp@2685: fp@2685: /* Other useful VMD_CTL register defines */ fp@2685: #define E1000_VT_CTL_IGNORE_MAC (1 << 28) fp@2685: #define E1000_VT_CTL_DISABLE_DEF_POOL (1 << 29) fp@2685: #define E1000_VT_CTL_VM_REPL_EN (1 << 30) fp@2685: fp@2685: /* Per VM Offload register setup */ fp@2685: #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */ fp@2685: #define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */ fp@2685: #define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */ fp@2685: #define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */ fp@2685: #define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */ fp@2685: #define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */ fp@2685: #define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */ fp@2685: #define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */ fp@2685: #define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ fp@2685: #define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */ fp@2685: fp@2685: #define E1000_DVMOLR_HIDEVLAN 0x20000000 /* Hide vlan enable */ fp@2685: #define E1000_DVMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */ fp@2685: #define E1000_DVMOLR_STRCRC 0x80000000 /* CRC stripping enable */ fp@2685: fp@2685: #define E1000_VLVF_ARRAY_SIZE 32 fp@2685: #define E1000_VLVF_VLANID_MASK 0x00000FFF fp@2685: #define E1000_VLVF_POOLSEL_SHIFT 12 fp@2685: #define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT) fp@2685: #define E1000_VLVF_LVLAN 0x00100000 fp@2685: #define E1000_VLVF_VLANID_ENABLE 0x80000000 fp@2685: fp@2685: #define E1000_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */ fp@2685: #define E1000_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */ fp@2685: fp@2685: #define E1000_IOVCTL 0x05BBC fp@2685: #define E1000_IOVCTL_REUSE_VFQ 0x00000001 fp@2685: fp@2685: #define E1000_RPLOLR_STRVLAN 0x40000000 fp@2685: #define E1000_RPLOLR_STRCRC 0x80000000 fp@2685: fp@2685: #define E1000_DTXCTL_8023LL 0x0004 fp@2685: #define E1000_DTXCTL_VLAN_ADDED 0x0008 fp@2685: #define E1000_DTXCTL_OOS_ENABLE 0x0010 fp@2685: #define E1000_DTXCTL_MDP_EN 0x0020 fp@2685: #define E1000_DTXCTL_SPOOF_INT 0x0040 fp@2685: fp@2685: #define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT (1 << 14) fp@2685: fp@2685: #define ALL_QUEUES 0xFFFF fp@2685: fp@2685: /* RX packet buffer size defines */ fp@2685: #define E1000_RXPBS_SIZE_MASK_82576 0x0000007F fp@2685: void igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int); fp@2685: void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool); fp@2685: void igb_vmdq_set_replication_pf(struct e1000_hw *, bool); fp@2685: u16 igb_rxpbs_adjust_82580(u32 data); fp@2685: s32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data); fp@2685: s32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M); fp@2685: s32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M); fp@2685: s32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status); fp@2685: fp@2685: #define E1000_I2C_THERMAL_SENSOR_ADDR 0xF8 fp@2685: #define E1000_EMC_INTERNAL_DATA 0x00 fp@2685: #define E1000_EMC_INTERNAL_THERM_LIMIT 0x20 fp@2685: #define E1000_EMC_DIODE1_DATA 0x01 fp@2685: #define E1000_EMC_DIODE1_THERM_LIMIT 0x19 fp@2685: #define E1000_EMC_DIODE2_DATA 0x23 fp@2685: #define E1000_EMC_DIODE2_THERM_LIMIT 0x1A fp@2685: #define E1000_EMC_DIODE3_DATA 0x2A fp@2685: #define E1000_EMC_DIODE3_THERM_LIMIT 0x30 fp@2685: #endif